A NEW STRUCTURE OF ILD GAP FILLING IMPROVEMENT FOR FLOATING-GATE MEMORY

被引:0
|
作者
Liu, Zhenghong [1 ]
Li, Yan [1 ]
Qi, Ruisheng [1 ]
Tsuji, Naoki [1 ]
Huang, Guanqun [1 ]
Chen, Haoyu [1 ]
Shao, Chris [1 ]
机构
[1] Shanghai Huali Microelect Corp, Shanghai 201203, Peoples R China
关键词
D O I
10.1109/cstic49141.2020.9282595
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
For traditional stack gate type nonvolatile memory, high voltage apply to the control gate and well during PGM and ERS operation, this requires high break down voltage(BV) for I/O Tr. One usual method to archive high BV I/O Tr is increasing LDD energy which requests thick enough poly thickness for peripheral gate to avoid implant penetration. As the scaling of the dimension, for conventional floating gate structure poly space aspect ratio at flash array area becomes much high, in case of this, potential risk of reliability and yield loss will be induced if ILD gap fill capability is not enough among adjacent control gate. To solve this issue, in this paper, a novel dual poly structure and process flow is proposed, this dual poly structure can decrease control gate poly thickness of flash array area, while the poly thickness in the logic area keeps no change. The proposed dual poly structure decreases the memory aspect ratio effectively and independently to peripheral and improves the ILD gap filling window. Good yield and reliability results are obtained by process optimization of dual poly structure, and this novel new structure is an important candidate for further scaling of stack gate type flash.
引用
收藏
页数:3
相关论文
共 50 条
  • [1] REVERSIBLE FLOATING-GATE MEMORY
    CARD, HC
    WORRALL, AG
    JOURNAL OF APPLIED PHYSICS, 1973, 44 (05) : 2326 - 2330
  • [2] NEW APPROACH FOR FLOATING-GATE MOS NONVOLATILE MEMORY
    LEE, HS
    APPLIED PHYSICS LETTERS, 1977, 31 (07) : 475 - 476
  • [3] Hierarchical Constrained Coding for Floating-Gate to Floating-Gate Coupling Mitigation in Flash Memory
    Motwani, Ravi
    2011 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE (GLOBECOM 2011), 2011,
  • [4] Semiconductor nanocrystal floating-gate memory devices
    Dimitrakis, P
    Normand, P
    MATERIALS AND PROCESSES FOR NONVOLATILE MEMORIES, 2005, 830 : 203 - 216
  • [5] Radiation effects on floating-gate memory cells
    Cellere, G
    Pellati, P
    Chimenton, A
    Wyss, J
    Modelli, A
    Larcher, L
    Paccagnella, A
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2001, 48 (06) : 2222 - 2228
  • [6] MEMORY PHENOMENA IN NOVEL FLOATING-GATE GAAS/AIGAAS STRUCTURES WITH GRADED GAP INJECTOR
    BELTRAM, F
    CAPASSO, F
    WALKER, JF
    MALIK, RJ
    SUPERLATTICES AND MICROSTRUCTURES, 1989, 5 (02) : 293 - 296
  • [8] A Novel Double Floating-Gate Unified Memory Device
    Di Spigna, Neil
    Schinke, Daniel
    Jayanti, Srikant
    Misra, Veena
    Franzon, Paul
    2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 53 - 58
  • [9] A FLOATING-GATE ANALOG MEMORY DEVICE FOR NEURAL NETWORKS
    FUJITA, O
    AMEMIYA, Y
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (11) : 2029 - 2055
  • [10] Floating-gate CMOS analog memory cell array
    Harrison, RR
    Hasler, P
    Minch, BA
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A204 - A207