A NEW STRUCTURE OF ILD GAP FILLING IMPROVEMENT FOR FLOATING-GATE MEMORY

被引:0
|
作者
Liu, Zhenghong [1 ]
Li, Yan [1 ]
Qi, Ruisheng [1 ]
Tsuji, Naoki [1 ]
Huang, Guanqun [1 ]
Chen, Haoyu [1 ]
Shao, Chris [1 ]
机构
[1] Shanghai Huali Microelect Corp, Shanghai 201203, Peoples R China
关键词
D O I
10.1109/cstic49141.2020.9282595
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
For traditional stack gate type nonvolatile memory, high voltage apply to the control gate and well during PGM and ERS operation, this requires high break down voltage(BV) for I/O Tr. One usual method to archive high BV I/O Tr is increasing LDD energy which requests thick enough poly thickness for peripheral gate to avoid implant penetration. As the scaling of the dimension, for conventional floating gate structure poly space aspect ratio at flash array area becomes much high, in case of this, potential risk of reliability and yield loss will be induced if ILD gap fill capability is not enough among adjacent control gate. To solve this issue, in this paper, a novel dual poly structure and process flow is proposed, this dual poly structure can decrease control gate poly thickness of flash array area, while the poly thickness in the logic area keeps no change. The proposed dual poly structure decreases the memory aspect ratio effectively and independently to peripheral and improves the ILD gap filling window. Good yield and reliability results are obtained by process optimization of dual poly structure, and this novel new structure is an important candidate for further scaling of stack gate type flash.
引用
收藏
页数:3
相关论文
共 50 条
  • [31] A 4-STATE EEPROM USING FLOATING-GATE MEMORY CELLS
    BLEIKER, C
    MELCHIOR, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (03) : 460 - 463
  • [32] Using Floating-Gate Memory to Train Ideal Accuracy Neural Networks
    Agarwal, Sapan
    Garland, Diana
    Niroula, John
    Jacobs-Gedrim, Robin B.
    Hsia, Alex
    Van Heukelom, Michael S.
    Fuller, Elliot
    Draper, Bruce
    Marinella, Matthew J.
    IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2019, 5 (01): : 52 - 57
  • [33] LOW-ACTIVATION ENERGY BY POLARIZATION IN A FLOATING-GATE STRUCTURE
    NOZAWA, H
    TAMARU, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 1993, 32 (10B): : L1506 - L1508
  • [34] Effects of floating-gate interference on NAND flash memory cell operation
    Lee, JD
    Hur, SH
    Choi, JD
    IEEE ELECTRON DEVICE LETTERS, 2002, 23 (05) : 264 - 266
  • [35] Investigation of Hysteresis Phenomenon in Floating-Gate NAND Flash Memory Cells
    Joe, Sung-Min
    Lee, Jong-Ho
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (09) : 2738 - 2744
  • [36] TRIMMING ANALOG CIRCUITS USING FLOATING-GATE ANALOG MOS MEMORY
    CARLEY, LR
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (06) : 1569 - 1575
  • [37] CHARGE ACCUMULATION IN FLOATING-GATE MEMORY ELEMENTS WITH FORWARD BIAS OF THE DRAIN
    KOLOSANOV, VA
    SINITSA, SP
    SOVIET MICROELECTRONICS, 1983, 12 (02): : 90 - 94
  • [38] Nonvolatile floating-gate memory programming enhancement using well bias
    Makwana, JJ
    Schroder, DK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (02) : 258 - 262
  • [39] DIFMOS - FLOATING-GATE ELECTRICALLY ERASABLE NONVOLATILE SEMICONDUCTOR MEMORY TECHNOLOGY
    GOSNEY, WM
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1977, 24 (05) : 594 - 599
  • [40] An Active Absorber Based on Nonvolatile Floating-Gate Graphene Structure
    Peng, Xi-Liang
    Hao, Ran
    Chen, Wenchao
    Chen, Hong-Sheng
    Yin, Wen-Yan
    Li, Er-Ping
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2017, 16 (02) : 189 - 195