A NEW STRUCTURE OF ILD GAP FILLING IMPROVEMENT FOR FLOATING-GATE MEMORY

被引:0
|
作者
Liu, Zhenghong [1 ]
Li, Yan [1 ]
Qi, Ruisheng [1 ]
Tsuji, Naoki [1 ]
Huang, Guanqun [1 ]
Chen, Haoyu [1 ]
Shao, Chris [1 ]
机构
[1] Shanghai Huali Microelect Corp, Shanghai 201203, Peoples R China
关键词
D O I
10.1109/cstic49141.2020.9282595
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
For traditional stack gate type nonvolatile memory, high voltage apply to the control gate and well during PGM and ERS operation, this requires high break down voltage(BV) for I/O Tr. One usual method to archive high BV I/O Tr is increasing LDD energy which requests thick enough poly thickness for peripheral gate to avoid implant penetration. As the scaling of the dimension, for conventional floating gate structure poly space aspect ratio at flash array area becomes much high, in case of this, potential risk of reliability and yield loss will be induced if ILD gap fill capability is not enough among adjacent control gate. To solve this issue, in this paper, a novel dual poly structure and process flow is proposed, this dual poly structure can decrease control gate poly thickness of flash array area, while the poly thickness in the logic area keeps no change. The proposed dual poly structure decreases the memory aspect ratio effectively and independently to peripheral and improves the ILD gap filling window. Good yield and reliability results are obtained by process optimization of dual poly structure, and this novel new structure is an important candidate for further scaling of stack gate type flash.
引用
收藏
页数:3
相关论文
共 50 条
  • [21] MEMORY PHENOMENA IN NOVEL FLOATING-GATE GAAS/ALGAAS DEVICES
    CAPASSO, F
    BELTRAM, F
    WALKER, JF
    MALIK, RJ
    INSTITUTE OF PHYSICS CONFERENCE SERIES, 1989, (96): : 493 - 498
  • [22] MEMORY PHENOMENA IN NOVEL FLOATING-GATE GAAS/ALGAAS DEVICES
    CAPASSO, F
    BELTRAM, F
    WALKER, JF
    MALIK, RJ
    GALLIUM ARSENIDE AND RELATED COMPOUNDS 1988, 1989, : 493 - 498
  • [23] PROPERTIES OF ELECTRICALLY REPROGRAMMABLE FLOATING-GATE MOS MEMORY ELEMENTS
    BELYAEV, SN
    KOLYASNIKOV, VA
    RAKITIN, VV
    STARIKOVA, TI
    TISHIN, YI
    ENKOVICH, VA
    SOVIET MICROELECTRONICS, 1982, 11 (02): : 95 - 100
  • [24] Nonvolatile memory with a metal nanocrystal/nitride heterogeneous floating-gate
    Lee, C
    Hou, TH
    Kan, ECC
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (12) : 2697 - 2702
  • [25] Voltage source circuit based on CMOS floating-gate memory
    de la Cruz Alejo, Jesus
    Ponce Ponce, Victor
    Gomez Castaneda, Felipe
    Moreno Cadenas, Jose A.
    2007 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING, 2007, : 257 - +
  • [26] Electrical Characteristics of Floating-Gate Memory Devices with Titanium Nanoparticles Embedded in Gate Oxides
    Park, Byoungjun
    Cho, Kyoungah
    Yun, Junggwon
    Koo, Yong-Seo
    Lee, Jong-Ho
    Kim, Sangsig
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2009, 9 (03) : 1904 - 1908
  • [27] Extraction of Floating-Gate Capacitive Parameters in Split-Gate Flash Memory Cells
    Tkachev, Yuri
    2016 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES (ICMTS), 2016, : 110 - 115
  • [28] ANALYSIS OF THE WRITE AND THE ERASE OPERATIONS IN A FLOATING-GATE MNOS MEMORY DEVICE
    ABDERRASSOUL, R
    SHABANA, M
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1981, 128 (03) : C101 - C101
  • [29] Organic thin-film transistor memory with Ag floating-gate
    Wang, Wei
    Ma, Dongge
    Gao, Qiang
    MICROELECTRONIC ENGINEERING, 2012, 91 : 9 - 13
  • [30] A highly scalable opposite side floating-gate flash memory cell
    Lin, XN
    Chan, MS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (09) : 2042 - 2045