Hierarchical Constrained Coding for Floating-Gate to Floating-Gate Coupling Mitigation in Flash Memory

被引:0
|
作者
Motwani, Ravi [1 ]
机构
[1] Intel Corp, NVM Solut Grp, Santa Clara, CA 95051 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Flash memory comprises of grid of cells arranged in a rectangular lattice. A cell is a floating gate and the information is stored as charge in these floating gates. A multi-level-cell (MLC) stores more than one bit per cell. Programming of a cell in NAND Flash is attained by Fowler-Nordhiem tunneling till the ideal programmed voltage is attained. However, due to programming time constraints, some tolerance is accepted and the actual programmed voltage is allowed to be within some range of the ideal value. The read level is a random variable with some distribution around the mean programming level. Errors occur during reads because of overlaps of the level distributions. If the raw bit error rate has to be kept low, the distributions must be narrow. One of the impairment which broadens the distributions is the capacitive coupling between neighboring cells. This phenomenon called as inter-cell-interference due to floating-gate to floating-gate coupling can be from mild to extreme. To combat this effect, constrained coding is a possible solution. Constrained coding entails forbidding certain adjacent-cell charge-level combinations. There can be various types of constrained codes, one type of constrained codes assumes that level information is available while decoding all pages [1]. However, due to read latency requirements, level information may not be available while reading all pages. In this paper, constrained codes are proposed which do not need level information while decoding all pages and hence the average read latency is reduced. Error propagation is a crucial degrading factor for constrained decoding and the codes proposed are robust to channel noise. A new decoding algorithm which keeps synchronization which is crucial to contain error propagation is also proposed.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] REVERSIBLE FLOATING-GATE MEMORY
    CARD, HC
    WORRALL, AG
    JOURNAL OF APPLIED PHYSICS, 1973, 44 (05) : 2326 - 2330
  • [2] Reliability of floating-gate Flash memories
    Mielke, Neal
    Bersuker, Gennadi
    2007 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 2007, : 151 - 151
  • [3] Extraction of Floating-Gate Capacitive Parameters in Split-Gate Flash Memory Cells
    Tkachev, Yuri
    2016 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES (ICMTS), 2016, : 110 - 115
  • [4] A highly scalable opposite side floating-gate flash memory cell
    Lin, XN
    Chan, MS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (09) : 2042 - 2045
  • [5] Semiconductor nanocrystal floating-gate memory devices
    Dimitrakis, P
    Normand, P
    MATERIALS AND PROCESSES FOR NONVOLATILE MEMORIES, 2005, 830 : 203 - 216
  • [6] Effects of floating-gate interference on NAND flash memory cell operation
    Lee, JD
    Hur, SH
    Choi, JD
    IEEE ELECTRON DEVICE LETTERS, 2002, 23 (05) : 264 - 266
  • [7] Investigation of Hysteresis Phenomenon in Floating-Gate NAND Flash Memory Cells
    Joe, Sung-Min
    Lee, Jong-Ho
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (09) : 2738 - 2744
  • [8] Radiation effects on floating-gate memory cells
    Cellere, G
    Pellati, P
    Chimenton, A
    Wyss, J
    Modelli, A
    Larcher, L
    Paccagnella, A
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2001, 48 (06) : 2222 - 2228
  • [9] FLOATING-GATE CURRENT SENSOR
    KUB, FJ
    LIN, HC
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1987, 34 (11) : 2383 - 2383
  • [10] A floating-gate DAC array
    Serrano, G
    Hasler, P
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 357 - 360