Analog, continuous time, fully parallel, programmable image processor based on vector Gilbert multiplier

被引:0
|
作者
Dlugosz, R. [1 ]
机构
[1] Univ Neuchatel, Inst Microtechnol, CH-2000 Neuchatel, Switzerland
关键词
analog parallel image processor; Gilbert multiplier;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A conception as well as a CMOS implementation of the analog, ultra low power and fully parallel image processor have been presented in this paper. Proposed circuit bases on the 2-D FIR filters realized using the Gilbert vector multiplier. Proposed filter enables realization of various lowpass and highpass 2-D FIR filter masks. Both the mask dimensions and values of the filter coefficients can be programmed using several dozen digital signals and several DC currents. Proposed image processor does not use the clock generator, what simplifies the overall circuit's structure and reduces the noise level. An example (6x6) image processor that enables filtering with a 3x3 mask has been implemented in CMOS 0.18 mu m process. This circuit calculates 36 pixels in parallel every 1 mu s, dissipating power about 20 mu W. The image resolution can be easily enlarged by a parallel connection of many designed 6x6 cells.
引用
收藏
页码:231 / 236
页数:6
相关论文
共 50 条
  • [41] Fully-parallel VLSI implementation of vector quantization processor using neuron-MOS technology
    Nakada, A
    Konda, M
    Morimoto, T
    Yonezawa, T
    Shibata, T
    Ohmi, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1999, E82C (09) : 1730 - 1738
  • [42] Programmable linearized CMOS OTA for fully differential continuous-time filter design
    Szczepanski, Stanislaw
    Pankiewicz, Bogdan
    Koziel, Slawomir
    PROCEEDINGS OF THE 2008 1ST INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, 2008, : 483 - +
  • [43] Parallel image processing field programmable gate array for real time image processing system
    Sugimura, T
    Shim, J
    Kurino, H
    Koyanagi, M
    2003 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2003, : 372 - 374
  • [44] A Study on Computational Time Reduction of Road Obstacle Detection by Parallel Image Processor
    Okamoto, Yutaro
    Premachandra, Chinthaka
    Kato, Kiyotaka
    JOURNAL OF ADVANCED COMPUTATIONAL INTELLIGENCE AND INTELLIGENT INFORMATICS, 2014, 18 (05) : 849 - 855
  • [45] A memory-based parallel processor for vector quantization: FMPP-VQ
    Kobayashi, K
    Kinoshita, M
    Onodera, H
    Tamaru, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (07) : 970 - 975
  • [46] System-level analog simulation of a mixed-signal continuous-time field programmable analog array
    Becker, J
    Henrici, F
    Manoli, Y
    Fifth International Workshop on System-on-Chip for Real-Time Applications, Proceedings, 2005, : 434 - 438
  • [47] Analog parallel processor for broadband multifunctional integrated system based on silicon photonic platform
    Qian, Na
    Zhou, Defu
    Shu, Haowen
    Zhang, Ming
    Wang, Xingjun
    Dai, Daoxin
    Deng, Xiao
    Zou, Weiwen
    LIGHT-SCIENCE & APPLICATIONS, 2025, 14 (01)
  • [48] An analog on-line-learning K-means processor employing fully parallel self-converging circuitry
    Zhang, Renyuan
    Shibata, Tadashi
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 75 (02) : 267 - 277
  • [49] An analog on-line-learning K-means processor employing fully parallel self-converging circuitry
    Renyuan Zhang
    Tadashi Shibata
    Analog Integrated Circuits and Signal Processing, 2013, 75 : 267 - 277
  • [50] Field programmable gate array based parallel matrix multiplier for 3D affine transformations
    Bensaali, F.
    Amira, A.
    IEE PROCEEDINGS-VISION IMAGE AND SIGNAL PROCESSING, 2006, 153 (06): : 739 - 746