Analog, continuous time, fully parallel, programmable image processor based on vector Gilbert multiplier

被引:0
|
作者
Dlugosz, R. [1 ]
机构
[1] Univ Neuchatel, Inst Microtechnol, CH-2000 Neuchatel, Switzerland
关键词
analog parallel image processor; Gilbert multiplier;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A conception as well as a CMOS implementation of the analog, ultra low power and fully parallel image processor have been presented in this paper. Proposed circuit bases on the 2-D FIR filters realized using the Gilbert vector multiplier. Proposed filter enables realization of various lowpass and highpass 2-D FIR filter masks. Both the mask dimensions and values of the filter coefficients can be programmed using several dozen digital signals and several DC currents. Proposed image processor does not use the clock generator, what simplifies the overall circuit's structure and reduces the noise level. An example (6x6) image processor that enables filtering with a 3x3 mask has been implemented in CMOS 0.18 mu m process. This circuit calculates 36 pixels in parallel every 1 mu s, dissipating power about 20 mu W. The image resolution can be easily enlarged by a parallel connection of many designed 6x6 cells.
引用
收藏
页码:231 / 236
页数:6
相关论文
共 50 条
  • [21] A programmable continuous-time floating-gate Fourier processor
    Kucic, M
    Low, A
    Hasler, P
    Neff, J
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2001, 48 (01) : 90 - 99
  • [22] Design of bit-parallel multiplier based on programmable cellular automata
    Jeon, JC
    Yoo, KY
    PARALLEL AND DISTRIBUTED COMPUTING SYSTEMS, PROCEEDINGS, 2003, : 94 - 98
  • [23] PROGRAMMABLE-ARCHITECTURE PARALLEL PROCESSOR HANDLES REAL-TIME VIDEO
    BURSKY, D
    ELECTRONIC DESIGN, 1990, 38 (22) : 34 - 34
  • [24] Bio-inspired analog parallel array processor chip with programmable spatio-temporal dynamics
    Carmona, R
    Jiménez-Garrido, F
    Domínguez-Castro, R
    Espejo, S
    Rodríguez-Vázquez, A
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 613 - 616
  • [25] Fast CMOS Analog Multiplier and Divider With Continuous-Time Inverter-Based Flash Digitizer
    Oshima, Takashi
    Nakamura, Yohei
    Yamawaki, Taizo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (03) : 934 - 938
  • [26] Real time image segmentation using FPGA and parallel processor
    Miteran, J
    Bailly, R
    Gorria, P
    1996 IEEE TENCON - DIGITAL SIGNAL PROCESSING APPLICATIONS PROCEEDINGS, VOLS 1 AND 2, 1996, : 233 - 236
  • [27] A parallel image processor chip for real-time applications
    Ong, S
    Ryu, S
    Sunwoo, MH
    Lee, S
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 356 - 359
  • [28] An analog parallel array processor for real-time sensor signal processing
    Kinget, P
    Steyaert, M
    1996 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 1996, 39 : 92 - 93
  • [29] PROGRAMMABLE OPTICAL PARALLEL PROCESSOR BASED UPON POLARIZATION MODULATION - CASCADE OPERATIONS
    HASHIMOTO, M
    KITAYAMA, K
    MUKOHZAKA, N
    APPLIED OPTICS, 1989, 28 (20) : 4305 - 4312
  • [30] Optical image transformations for fully parallel optical analog-to-digital conversion
    Hayasaki, Y
    Mori, M
    Nishida, N
    APPLIED OPTICS, 1998, 37 (17): : 3607 - 3611