Analog, continuous time, fully parallel, programmable image processor based on vector Gilbert multiplier

被引:0
|
作者
Dlugosz, R. [1 ]
机构
[1] Univ Neuchatel, Inst Microtechnol, CH-2000 Neuchatel, Switzerland
关键词
analog parallel image processor; Gilbert multiplier;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A conception as well as a CMOS implementation of the analog, ultra low power and fully parallel image processor have been presented in this paper. Proposed circuit bases on the 2-D FIR filters realized using the Gilbert vector multiplier. Proposed filter enables realization of various lowpass and highpass 2-D FIR filter masks. Both the mask dimensions and values of the filter coefficients can be programmed using several dozen digital signals and several DC currents. Proposed image processor does not use the clock generator, what simplifies the overall circuit's structure and reduces the noise level. An example (6x6) image processor that enables filtering with a 3x3 mask has been implemented in CMOS 0.18 mu m process. This circuit calculates 36 pixels in parallel every 1 mu s, dissipating power about 20 mu W. The image resolution can be easily enlarged by a parallel connection of many designed 6x6 cells.
引用
收藏
页码:231 / 236
页数:6
相关论文
共 50 条
  • [31] Optical image transformations for fully parallel optical analog-to-digital conversion
    Hayasaki, Yoshio
    Mori, Masahiko
    Nishida, Nobuo
    Applied Optics, 1998, 37 (17): : 3607 - 3611
  • [32] A programmable parallel processor LSI for video-based driver assistance systems
    Kyo, S
    Koga, T
    Okazaki, S
    Kuroda, I
    2003 IEEE INTELLIGENT TRANSPORTATION SYSTEMS PROCEEDINGS, VOLS. 1 & 2, 2003, : 257 - 262
  • [33] Programmable Binary Weighted Time-Domain Vector Matrix Multiplier for In-Memory Computing
    Boro, Bipul
    Dongre, Ashvinikumar
    Parmar, Rushik
    Trivedi, Gaurav
    2023 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2024, : 261 - 265
  • [34] A Continuous-Time Field Programmable Analog Array with 1 GHz GBW
    Becker, Joachim
    Anders, Jens
    Ortmanns, Maurits
    23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 209 - 212
  • [35] Design of Fully Controllable and Continuous Programmable Surface Based on Machine Learning
    Wang, Jue
    Suo, Jiaqi
    Chortos, Alex
    IEEE ROBOTICS AND AUTOMATION LETTERS, 2022, 7 (01): : 549 - 556
  • [36] A Scalable Massively Parallel Processor for Real-Time Image Processing
    Kurafuji, Takashi
    Haraguchi, Masaru
    Nakajima, Masami
    Nishijima, Tetsu
    Tanizaki, Tetsushi
    Yamasaki, Hiroyuki
    Sugimura, Takeaki
    Imai, Yuta
    Ishizaki, Masakatsu
    Kumaki, Takeshi
    Murata, Kan
    Yoshida, Kanako
    Shimomura, Eisuke
    Noda, Hideyuki
    Okuno, Yoshihiro
    Kamijo, Shunsuke
    Koide, Tetsushi
    Mattausch, Hans Juergen
    Arimoto, Kazutami
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (10) : 2363 - 2373
  • [37] Design of a parallel RISC image processor based on PCI bus
    Jiang, XY
    Shen, XB
    Zhang, TX
    NEURAL NETWORK AND DISTRIBUTED PROCESSING, 2001, 4555 : 1 - 5
  • [38] Study of image compression of JPEG based on parallel DSP processor
    Liu, Jie
    Kan, Kejun
    Li, Zheng
    Jisuanji Gongcheng/Computer Engineering, 2000, 26 (11): : 50 - 51
  • [39] A parallel processor based frequency and spatial adaptive image coder
    Ramakrishnan, Ganesh Sayee
    Ramakrishnan, Venkatraman Sayee
    Avinesh, D.
    Raghunath, R.
    Anand, John M.
    WCECS 2007: WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, 2007, : 1012 - 1016
  • [40] On the design of OTA-C based field programmable analog arrays for continuous time low frequency applications
    Diab, Maha S.
    Mahmoud, Soliman A.
    MICROELECTRONICS JOURNAL, 2020, 103