A 0.95-TO-5.28 GHZ FAST LOCKING AND POWER EFFICIENT DIGITAL PHASE LOCKED LOOP

被引:0
|
作者
Mohammed, Reham I. A. [1 ]
Abdelghany, Mahmoud A. [1 ,2 ]
Khalaf, Ashraf A. M. [1 ]
Hamed, Hesham F. A. [1 ,3 ]
机构
[1] Minia Univ, Fac Engn, Dept Elect & Commun Engn, Al Minya, Egypt
[2] Prince Sattam Bin Abdulaziz Univ, Coll Engn, Elect Engn Dept, Wadi Addwasir 11991, Saudi Arabia
[3] Egyptian Russian Univ, Fac Engn, Cairo, Egypt
关键词
Phase Locked Loop (PLL); Analog PLL (APLL); Digital PLL (DPLL); Phase Frequency Detector (PFD); Current Controlled Ring Oscillator (CCRO); SUBSAMPLING PLL; JITTER; DCO;
D O I
10.1109/NRSC57219.2022.9971314
中图分类号
R8 [特种医学]; R445 [影像诊断学];
学科分类号
1002 ; 100207 ; 1009 ;
摘要
Computers, radios, televisions, and mobile phones are only a few examples of devices that depend on phase-locked loops (PLLs). PLL development is an extraordinarily complex process as it involves different parameters, and it is difficult to optimize all these parameters to get better performance. Depending on the application in which the PLL is used, we tend to improve some issues at the expense of others. The proposed Digital PLL (DPLL) is designed with a current-controlled ring oscillator (CCRO) which consumes low power and has a small locking time and operates over a wide range compared to other Digitally Controlled Oscillators (DCOs). The proposed architecture is implemented in a TSMC 65 nm CMOS process. It can generate an output frequency from 0.95 to 5.28 GHz and operates across a supply voltage range of 0.6 V to 1.2 V. At 0.9 V supply voltage the output frequency is about 3.091 GHz and the PLL consumes 50.3 mu w with locking time 79.3 ns.
引用
收藏
页码:264 / 272
页数:9
相关论文
共 50 条
  • [41] A fast-locking bang-bang phase-locked loop with adaptive loop gain controller
    Yang, Jincheng
    Zhang, Zhao
    Qi, Nan
    Liu, Liyuan
    Liu, Jian
    Wu, Nanjian
    JOURNAL OF SEMICONDUCTORS, 2018, 39 (12)
  • [42] Fast-Locking Phase Locked Loop Dominated by SMC at VCO Voltage Tuning End
    Pu, Hongping
    Yang, Shiyong
    Xiong, Xingzhong
    Liu, Yongchun
    He, Jian
    Zheng, Xiaoxia
    IEEE ACCESS, 2024, 12 : 112135 - 112143
  • [43] A 8.9 mW, 0.6-2 GHz Fast Locking Delay-Locked Loop using Dual Delay Lines with Phase Blender
    Kim, Sanglok
    Oh, SeongJin
    Kang, Kyung-tae
    Lee, Kang-Yoon
    2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 275 - 277
  • [44] A 40-GHz Fast-Locked All-Digital Phase-Locked Loop Using a Modified Bang-Bang Algorithm
    Hung, Chao-Ching
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (06) : 321 - 325
  • [45] A low jitter and fast locking all digital phase locked loop with flash based time to digital converter and gain calibrated voltage controlled oscillator
    Sahani, Jagdeep Kaur
    Singh, Anil
    Agarwal, Alpana
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (08) : 2900 - 2912
  • [46] DIGITAL PHASE LOCKED LOOP.
    Reddy, C.P.
    Fountain, Erik
    1978, : 792 - 795
  • [47] A 132.6-GHz Phase-Locked Loop in 65 nm Digital CMOS
    Lin, Bo-Yu
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (10) : 617 - 621
  • [48] A Fast All Digital Phase-locked Loop with High Precision TDC
    Yao Y.
    Sun J.
    Huo X.
    Liu J.
    Sun, Jinao (sunjinao@cug.edu.cn), 1600, Hunan University (44): : 131 - 136
  • [49] Compact Heterogeneously Integrated Optical Phase-Locked Loop for 10 GHz to 40 GHz Optical Frequency Difference Locking
    Shen, Xiaochuan
    Costanzo, Robert
    Singaraju, Prerana
    Blalock, Travis N.
    Beling, Andreas
    Bowers, Steven M.
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2024, 42 (08) : 2784 - 2791
  • [50] A Fast-Locking All-Digital Phase-Locked Loop with a Novel Counter-Based Mode Switching Controller
    Yu, Guangming
    Wang, Yu
    Yang, Huazhong
    Wang, Hui
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 406 - 410