A 8.9 mW, 0.6-2 GHz Fast Locking Delay-Locked Loop using Dual Delay Lines with Phase Blender

被引:0
|
作者
Kim, Sanglok [1 ,2 ]
Oh, SeongJin [1 ]
Kang, Kyung-tae [1 ,2 ]
Lee, Kang-Yoon [1 ]
机构
[1] Sungkyunkwan Univ, Coll Informat & Commun Engn, Seoul, South Korea
[2] Samsung Elect Co Ltd, Memory Div, Suwon, South Korea
基金
新加坡国家研究基金会;
关键词
Delay-locked loop; mixed-mode; fast locking; phase blend; dual delay line; time-to digital converter; low power;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a fast lock mixed-mode DLL (delay-locked loop). The architecture of the proposed DLL uses a coarse-step TDC (time-to-digital converter) scheme and an analog feedback loop, which is a fine step. A simple technique to phase blend a DDL (dual delay lines) with phase difference in coarse step improves the coarse time resolution without additional lock time. Based on this improved time resolution, the second fine step can be completed to provide fast lock time, high accuracy and low power consumption. The proposed DLL operates in the clock frequency range of 0.6GHz to 2GHz in 65nm CMOS technology. The simulated lock time of the DLL can be locked within 10 clock cycles at the provided operating frequency. Power consumption is 8.9 mW at 2 GHz from the supply voltage of 1.0-V.
引用
收藏
页码:275 / 277
页数:3
相关论文
共 50 条
  • [1] Fast locking delay-locked loop using initial delay measurement
    Kim, T
    Wang, SH
    Kim, B
    [J]. ELECTRONICS LETTERS, 2002, 38 (17) : 950 - 951
  • [2] A 2-4GHz fast-locking frequency multiplying delay-locked loop
    Kim, Jongsun
    Bae, B-H
    [J]. IEICE ELECTRONICS EXPRESS, 2017, 14 (02): : 1 - 8
  • [3] A fast locking and low jitter delay-locked loop using DHDL
    Chang, HH
    Lin, JW
    Liu, SI
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) : 343 - 346
  • [4] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    Chen Zhujia
    Yang Haigang
    Liu Fei
    Wang Yu
    [J]. JOURNAL OF SEMICONDUCTORS, 2011, 32 (10)
  • [5] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    陈柱佳
    杨海钢
    刘飞
    王瑜
    [J]. Journal of Semiconductors, 2011, 32 (10) : 139 - 146
  • [6] A dual-loop delay-locked loop using multiple voltage-controlled delay lines
    Jung, YJ
    Lee, SW
    Shim, D
    Kim, W
    Kim, C
    Cho, SI
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (05) : 784 - 791
  • [7] Analogue delay-locked loop for spatial-phase locking
    Goodberlet, J
    Ferrera, J
    Smith, HI
    [J]. ELECTRONICS LETTERS, 1997, 33 (15) : 1269 - 1270
  • [8] Timing Generator Using Dual Delay-Locked Loop
    Hwang, Chorng-Sii
    Chen, Ke-Han
    Tsao, Hen-Wai
    [J]. 2009 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-5, 2009, : 428 - 430
  • [9] All-Digital Fast-Locking Delay-Locked Loop Using a Cyclic-Locking Loop for DRAM
    Jung, Dong-Hoon
    An, Young-Jae
    Ryu, Kyungho
    Park, Jung-Hyun
    Jung, Seong-Ook
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (11) : 1023 - 1027
  • [10] A Dual-Loop Delay Locked Loop with Multi Digital Delay Lines for GHz DRAMs
    Moon, Jinyeong
    Lee, Hye-young
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 313 - 316