Fast locking delay-locked loop using initial delay measurement

被引:4
|
作者
Kim, T [1 ]
Wang, SH [1 ]
Kim, B [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Yusung Gu, South Korea
关键词
D O I
10.1049/el:20020626
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A delay-locked loop (DLL) architecture capable of incorporating fast locking and low jitter features simultaneously is reported. A test chip was fabricated in a 0.6 mum CMOS process to prove its functionality. The proposed DLL can align the internal clock to the external reference clock within two cycles and maintain its locking state with the aid of feedback operation.
引用
收藏
页码:950 / 951
页数:2
相关论文
共 50 条
  • [1] A fast locking and low jitter delay-locked loop using DHDL
    Chang, HH
    Lin, JW
    Liu, SI
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) : 343 - 346
  • [2] All-Digital Fast-Locking Delay-Locked Loop Using a Cyclic-Locking Loop for DRAM
    Jung, Dong-Hoon
    An, Young-Jae
    Ryu, Kyungho
    Park, Jung-Hyun
    Jung, Seong-Ook
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (11) : 1023 - 1027
  • [3] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    Chen Zhujia
    Yang Haigang
    Liu Fei
    Wang Yu
    [J]. JOURNAL OF SEMICONDUCTORS, 2011, 32 (10)
  • [4] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    陈柱佳
    杨海钢
    刘飞
    王瑜
    [J]. Journal of Semiconductors, 2011, 32 (10) : 139 - 146
  • [5] Analogue delay-locked loop for spatial-phase locking
    Goodberlet, J
    Ferrera, J
    Smith, HI
    [J]. ELECTRONICS LETTERS, 1997, 33 (15) : 1269 - 1270
  • [6] Design of Delay-Locked Loop for Wide Frequency Locking Range
    Chen, Hsun-Hsiang
    Wong, Zih-Hsiang
    Chen, Shen-Li
    [J]. 2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 302 - 305
  • [7] Resynchronising delay-locked loop
    DLR Oberpfaffenhofen, Wessling, Germany
    [J]. Electron Lett, 13 (1172-1173):
  • [8] Resynchronising delay-locked loop
    Wilde, A
    [J]. ELECTRONICS LETTERS, 1996, 32 (13) : 1172 - 1173
  • [9] The Generalized Delay-Locked Loop
    Wilde A.
    [J]. Wireless Personal Communications, 1998, 8 (2) : 113 - 130
  • [10] A 8.9 mW, 0.6-2 GHz Fast Locking Delay-Locked Loop using Dual Delay Lines with Phase Blender
    Kim, Sanglok
    Oh, SeongJin
    Kang, Kyung-tae
    Lee, Kang-Yoon
    [J]. 2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 275 - 277