A fast locking and low jitter delay-locked loop using DHDL

被引:13
|
作者
Chang, HH [1 ]
Lin, JW
Liu, SI
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
关键词
CMOS; delay-locked loops; fast locking; low jitter;
D O I
10.1109/JSSC.2002.807399
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fast-locking and low-jitter delay-locked loop (DLL) using the digital-controlled half-replica delay line (DHDL) is presented. The DHDL can provide stable bias voltage for the charge-pump circuit to achieve low-jitter performances; meanwhile, the property of bandwidth tracking can still be preserved. It can also provide a larger pumping current to reduce the lock time in the initialization state and provide a smaller current to improve jitter performance in the locked state. For comparisons, both the proposed DLL and the self-biased DLL have been fabricated in a 0.35-mum one-poly four-metal CMOS process. From the measurement results, the proposed DLL has a shorter lock time and a better jitter performance than the self-biased DLL. The root-mean-squared jitter and peak-to-peak jitter are less than, 4.2 and 30 ps, respectively, occurring at 75 MHz, over an operating frequency range of 50-150 MHz.
引用
收藏
页码:343 / 346
页数:4
相关论文
共 50 条
  • [1] Fast locking delay-locked loop using initial delay measurement
    Kim, T
    Wang, SH
    Kim, B
    [J]. ELECTRONICS LETTERS, 2002, 38 (17) : 950 - 951
  • [2] A low jitter, fast locking delay locked loop using measure and control scheme
    Kim, TS
    Wang, SH
    Kirn, B
    [J]. 2001 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, 2001, : 45 - 50
  • [3] A Multi-Band Fast-Locking Delay-Locked Loop With Jitter-Bounded Feature
    Kuo, Chien-Hung
    Lai, Hung-Jing
    Lin, Meng-Feng
    [J]. IEEE TRANSACTIONS ON ULTRASONICS FERROELECTRICS AND FREQUENCY CONTROL, 2011, 58 (01) : 51 - 59
  • [4] A low jitter delay-locked loop with a realignment duty cycle corrector
    Li, L
    Chen, JHM
    Chang, RCH
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 75 - 76
  • [5] Analysis and design of a low jitter delay-locked loop using lock state detector
    Modanlou, Shahram
    Ardeshir, Gholamreza
    Gholami, Mohammad
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (05) : 1410 - 1419
  • [6] All-Digital Fast-Locking Delay-Locked Loop Using a Cyclic-Locking Loop for DRAM
    Jung, Dong-Hoon
    An, Young-Jae
    Ryu, Kyungho
    Park, Jung-Hyun
    Jung, Seong-Ook
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (11) : 1023 - 1027
  • [7] MULTIFREQUENCY ZERO-JITTER DELAY-LOCKED LOOP
    EFENDOVICH, A
    AFEK, Y
    SELLA, C
    BIKOWSKY, Z
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (01) : 67 - 70
  • [8] Low jitter Butterworth delay-locked loops
    Chang, HH
    Sun, CH
    Liu, SI
    [J]. 2003 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2003, : 177 - 180
  • [9] A low-jitter delay-locked loop with harmonic-lock prevention
    Park, S
    Yoo, C
    Park, SC
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2002, E85A (02) : 505 - 507
  • [10] A low-jitter and precise multiphase delay-locked loop using shifted averaging VCDL
    Chang, HH
    Sun, CH
    Liu, SI
    [J]. 2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 434 - +