共 50 条
- [32] A Fast-Locking All-Digital Phase Locked Loop in 90nm CMOS for Gigascale Systems 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1134 - 1137
- [33] A Fast Locking All Digital Delay Locked Loop with wide operating frequency ranged from 0.5 GHz to 1.8 GHz in 40nm Process 18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 113 - 114
- [34] The Core Chip Design of Fast Locked All Digital Phase-locked Loop 2019 IEEE 4TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2019), 2019, : 85 - 89
- [35] A 2-4GHz fast-locking frequency multiplying delay-locked loop IEICE ELECTRONICS EXPRESS, 2017, 14 (02): : 1 - 8
- [36] Design and Analysis of a Low Power Digital Phase Locked Loop 2016 8TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2016, : 275 - 279