A 0.95-TO-5.28 GHZ FAST LOCKING AND POWER EFFICIENT DIGITAL PHASE LOCKED LOOP

被引:0
|
作者
Mohammed, Reham I. A. [1 ]
Abdelghany, Mahmoud A. [1 ,2 ]
Khalaf, Ashraf A. M. [1 ]
Hamed, Hesham F. A. [1 ,3 ]
机构
[1] Minia Univ, Fac Engn, Dept Elect & Commun Engn, Al Minya, Egypt
[2] Prince Sattam Bin Abdulaziz Univ, Coll Engn, Elect Engn Dept, Wadi Addwasir 11991, Saudi Arabia
[3] Egyptian Russian Univ, Fac Engn, Cairo, Egypt
来源
PROCEEDINGS OF 2022 39TH NATIONAL RADIO SCIENCE CONFERENCE (NRSC'2022) | 2022年
关键词
Phase Locked Loop (PLL); Analog PLL (APLL); Digital PLL (DPLL); Phase Frequency Detector (PFD); Current Controlled Ring Oscillator (CCRO); SUBSAMPLING PLL; JITTER; DCO;
D O I
10.1109/NRSC57219.2022.9971314
中图分类号
R8 [特种医学]; R445 [影像诊断学];
学科分类号
1002 ; 100207 ; 1009 ;
摘要
Computers, radios, televisions, and mobile phones are only a few examples of devices that depend on phase-locked loops (PLLs). PLL development is an extraordinarily complex process as it involves different parameters, and it is difficult to optimize all these parameters to get better performance. Depending on the application in which the PLL is used, we tend to improve some issues at the expense of others. The proposed Digital PLL (DPLL) is designed with a current-controlled ring oscillator (CCRO) which consumes low power and has a small locking time and operates over a wide range compared to other Digitally Controlled Oscillators (DCOs). The proposed architecture is implemented in a TSMC 65 nm CMOS process. It can generate an output frequency from 0.95 to 5.28 GHz and operates across a supply voltage range of 0.6 V to 1.2 V. At 0.9 V supply voltage the output frequency is about 3.091 GHz and the PLL consumes 50.3 mu w with locking time 79.3 ns.
引用
收藏
页码:264 / 272
页数:9
相关论文
共 50 条
  • [31] A Fast Locking All-Digital Phase-Locked Loop via Feed-Forward Compensation Technique
    Chen, Xin
    Yang, Jun
    Shi, Long-Xing
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (05) : 857 - 868
  • [32] A Fast-Locking All-Digital Phase Locked Loop in 90nm CMOS for Gigascale Systems
    Chen, Yi-Wei
    Hong, Hao-Chiao
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1134 - 1137
  • [33] A Fast Locking All Digital Delay Locked Loop with wide operating frequency ranged from 0.5 GHz to 1.8 GHz in 40nm Process
    Kuo, Ko-Chi
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 113 - 114
  • [34] The Core Chip Design of Fast Locked All Digital Phase-locked Loop
    Zhu, Yaqing
    Tang, Lu
    2019 IEEE 4TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2019), 2019, : 85 - 89
  • [35] A 2-4GHz fast-locking frequency multiplying delay-locked loop
    Kim, Jongsun
    Bae, B-H
    IEICE ELECTRONICS EXPRESS, 2017, 14 (02): : 1 - 8
  • [36] Design and Analysis of a Low Power Digital Phase Locked Loop
    Bhati, Deepak
    Singh, Balwinder
    2016 8TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2016, : 275 - 279
  • [37] Fast and robust software-based digital phase-locked loop for power electronics applications
    Ozdemir, Ayhan
    Yazici, Irfan
    Vural, Cabir
    IET GENERATION TRANSMISSION & DISTRIBUTION, 2013, 7 (12) : 1435 - 1441
  • [38] Frequency presetting and phase error detection technique for fast-locking phase-locked loop
    Kao, Shao-Ku
    MICROELECTRONICS JOURNAL, 2014, 45 (04) : 375 - 381
  • [39] A fast-locking bang-bang phase-locked loop with adaptive loop gain controller
    Jincheng Yang
    Zhao Zhang
    Nan Qi
    Liyuan Liu
    Jian Liu
    Nanjian Wu
    Journal of Semiconductors, 2018, (12) : 172 - 178
  • [40] A fast-locking bang-bang phase-locked loop with adaptive loop gain controller
    Jincheng Yang
    Zhao Zhang
    Nan Qi
    Liyuan Liu
    Jian Liu
    Nanjian Wu
    Journal of Semiconductors, 2018, 39 (12) : 172 - 178