A 0.95-TO-5.28 GHZ FAST LOCKING AND POWER EFFICIENT DIGITAL PHASE LOCKED LOOP

被引:0
|
作者
Mohammed, Reham I. A. [1 ]
Abdelghany, Mahmoud A. [1 ,2 ]
Khalaf, Ashraf A. M. [1 ]
Hamed, Hesham F. A. [1 ,3 ]
机构
[1] Minia Univ, Fac Engn, Dept Elect & Commun Engn, Al Minya, Egypt
[2] Prince Sattam Bin Abdulaziz Univ, Coll Engn, Elect Engn Dept, Wadi Addwasir 11991, Saudi Arabia
[3] Egyptian Russian Univ, Fac Engn, Cairo, Egypt
来源
PROCEEDINGS OF 2022 39TH NATIONAL RADIO SCIENCE CONFERENCE (NRSC'2022) | 2022年
关键词
Phase Locked Loop (PLL); Analog PLL (APLL); Digital PLL (DPLL); Phase Frequency Detector (PFD); Current Controlled Ring Oscillator (CCRO); SUBSAMPLING PLL; JITTER; DCO;
D O I
10.1109/NRSC57219.2022.9971314
中图分类号
R8 [特种医学]; R445 [影像诊断学];
学科分类号
1002 ; 100207 ; 1009 ;
摘要
Computers, radios, televisions, and mobile phones are only a few examples of devices that depend on phase-locked loops (PLLs). PLL development is an extraordinarily complex process as it involves different parameters, and it is difficult to optimize all these parameters to get better performance. Depending on the application in which the PLL is used, we tend to improve some issues at the expense of others. The proposed Digital PLL (DPLL) is designed with a current-controlled ring oscillator (CCRO) which consumes low power and has a small locking time and operates over a wide range compared to other Digitally Controlled Oscillators (DCOs). The proposed architecture is implemented in a TSMC 65 nm CMOS process. It can generate an output frequency from 0.95 to 5.28 GHz and operates across a supply voltage range of 0.6 V to 1.2 V. At 0.9 V supply voltage the output frequency is about 3.091 GHz and the PLL consumes 50.3 mu w with locking time 79.3 ns.
引用
收藏
页码:264 / 272
页数:9
相关论文
共 50 条
  • [21] A 1.25GHz Fast-Locked All-Digital Phase-Locked Loop with Supply Noise Suppression
    Hung, Chao-Ching
    Chen, I-Fong
    Liu, Shen-Iuan
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 237 - 240
  • [22] Novel Power-Efficient Fast-Locking Phase-Locked Loop Based on Adaptive Time-to-Digital Converter-Aided Acceleration Compensation Technology
    Sun, Ligong
    Luo, Yixin
    Deng, Zhiyao
    Wang, Jinchan
    Liu, Bo
    ELECTRONICS, 2024, 13 (18)
  • [23] A low-noise and fast-locking phase-locked loop
    Shahruz, SM
    PROCEEDINGS OF THE 2003 AMERICAN CONTROL CONFERENCE, VOLS 1-6, 2003, : 2407 - 2412
  • [24] Fast Locking and High Accurate Current Matching Phase-Locked Loop
    Liu, Silin
    Shi, Yin
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1136 - 1139
  • [25] Low-noise and fast-locking phase-locked loop
    Shahruz, SM
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2002, 73 (12): : 4347 - 4353
  • [26] All-Digital Fast-Locking Delay-Locked Loop Using a Cyclic-Locking Loop for DRAM
    Jung, Dong-Hoon
    An, Young-Jae
    Ryu, Kyungho
    Park, Jung-Hyun
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (11) : 1023 - 1027
  • [27] DIGITAL PHASE-LOCKED LOOP USING INJECTION LOCKING TECHNIQUE.
    Omachi, Takao
    Yamamoto, Hisao
    Mori, Shinsaku
    Electronics and Communications in Japan (English translation of Denshi Tsushin Gakkai Zasshi), 1976, 59 (06): : 27 - 36
  • [28] ALL DIGITAL PHASE-LOCKED LOOP WITH A WIDE LOCKING RANGE.
    Hikawa, Hiroomi
    Zheng, Nanning
    Mori, Shinsaku
    Electronics and Communications in Japan, Part I: Communications (English translation of Denshi Tsushin Gakkai Ronbunshi), 1987, 70 (07): : 70 - 77
  • [29] A 2.4-GHz Low-Power All-Digital Phase-Locked Loop
    Xu, Liangge
    Lindfors, Saska
    Stadius, Kari
    Ryynanen, Jussi
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 331 - 334
  • [30] A 2.4-GHz Low-Power All-Digital Phase-Locked Loop
    Xu, Liangge
    Lindfors, Saska
    Stadius, Kari
    Ryynanen, Jussi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1513 - 1521