Design of Low Power, High Speed PLL Frequency Synthesizer using Dynamic CMOS VLSI Technology

被引:0
|
作者
Nirmalraj, T. [1 ]
Radhakrishnan, S. [1 ]
Karn, Rakesh Kumar [2 ]
Pandiyan, S. K. [2 ]
机构
[1] SASTRA Univ, Srinivasa Ramunujan Ctr, Dept Elect & Commun Engn, Thanjavur, Tamil Nadu, India
[2] SASTRA Univ, Dept Elect & Commun Engn, Thanjavur, Tamil Nadu, India
关键词
component; CMOS Dynamic logic; PLL; VCO; DSCH2; Microwind; 2.6;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In microprocessor design, it is very challenge to handle the power consumption. Power is an important parameter in various communication systems. Phase locked loop (PLL) is a versatile method which is used in frequency synthesis methods. A dynamic logic based CMOS is proposed to design phase detector, VCO and loop filter. The CMOS dynamic logic is the fastest logic in all the CMOS logic families. The DSCH2 CAD tool is used in the design of logical circuits and Microwind 2.6 tool using 120nm CMOS technology is used to measure the parametric analysis. The speed of transition time between the synthesized frequencies gives the bandwidth of loop filter. In the dynamic CMOS logic PIA, the power is reduced to 0.13mW and speed is improved to 0.50GHz.
引用
收藏
页码:1074 / 1076
页数:3
相关论文
共 50 条
  • [31] A high speed direct digital frequency synthesizer using a low power pipelined parallel accumulator
    Yang, BD
    Kim, LS
    Yu, HK
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 373 - 376
  • [32] Low power VLSI CMOS circuit design
    Elmasry, MI
    ICM 2000: PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2000, : 4 - 4
  • [33] A Low Power Fast Locking PLL Frequency Synthesizer with Temperature Compensation
    Geng, Zhiqing
    Ma, Xiaojin
    Li, Zuopeng
    PROCEEDINGS OF THE 2018 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL, AUTOMATION AND MECHANICAL ENGINEERING (EAME 2018), 2018, 127 : 281 - 285
  • [34] A low power fast-settling frequency-presetting PLL frequency synthesizer
    耿志卿
    颜小舟
    楼文峰
    冯鹏
    吴南健
    半导体学报, 2010, 31 (08) : 108 - 113
  • [35] A low power fast-settling frequency-presetting PLL frequency synthesizer
    Geng Zhiqing
    Yan Xiaozhou
    Lou Wenfeng
    Feng Peng
    Wu Nanjian
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (08)
  • [36] A High Speed Low-Power Accumulator for Direct Digital Frequency Synthesizer
    Kim, Yong Sin
    Kang, Sung-Mo
    2006 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-5, 2006, : 502 - 505
  • [37] Modeling and Simulation of High Speed PLL Based Frequency Synthesizer Used in RFID
    Telba, Ahmed
    Jamil, Khalid
    WORLD CONGRESS ON ENGINEERING, WCE 2015, VOL I, 2015, : 349 - 353
  • [38] Design and simulated annealing optimization of a static comparator for low-power high-speed CMOS VLSI
    Kheradmand-Boroujeni, B
    Shojaee, K
    Afzali-Kusha, A
    17th ICM 2005: 2005 International Conference on Microelectronics, Proceedings, 2005, : 355 - 359
  • [39] A comparative study of CMOS circuit design styles for low-power high-speed VLSI circuits
    Bisdounis, L
    Gouvetas, D
    Koufopavlou, O
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1998, 84 (06) : 599 - 613
  • [40] A low power fully programmable 1MHz resolution 2.4GHz CMOS PLL frequency synthesizer
    Krishna, M. Vamshi
    Xie, J.
    Lim, W. M.
    Do, M. A.
    Yeo, K. S.
    Boon, C. C.
    2007 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE, 2007, : 187 - 190