Design of Low Power, High Speed PLL Frequency Synthesizer using Dynamic CMOS VLSI Technology

被引:0
|
作者
Nirmalraj, T. [1 ]
Radhakrishnan, S. [1 ]
Karn, Rakesh Kumar [2 ]
Pandiyan, S. K. [2 ]
机构
[1] SASTRA Univ, Srinivasa Ramunujan Ctr, Dept Elect & Commun Engn, Thanjavur, Tamil Nadu, India
[2] SASTRA Univ, Dept Elect & Commun Engn, Thanjavur, Tamil Nadu, India
关键词
component; CMOS Dynamic logic; PLL; VCO; DSCH2; Microwind; 2.6;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In microprocessor design, it is very challenge to handle the power consumption. Power is an important parameter in various communication systems. Phase locked loop (PLL) is a versatile method which is used in frequency synthesis methods. A dynamic logic based CMOS is proposed to design phase detector, VCO and loop filter. The CMOS dynamic logic is the fastest logic in all the CMOS logic families. The DSCH2 CAD tool is used in the design of logical circuits and Microwind 2.6 tool using 120nm CMOS technology is used to measure the parametric analysis. The speed of transition time between the synthesized frequencies gives the bandwidth of loop filter. In the dynamic CMOS logic PIA, the power is reduced to 0.13mW and speed is improved to 0.50GHz.
引用
收藏
页码:1074 / 1076
页数:3
相关论文
共 50 条
  • [41] A low-power CMOS frequency synthesizer for GPS receivers
    Yu Yunfeng
    Yue Jianlian
    Xiao Shimao
    Zhuang Haixiao
    Ma Chengyan
    Ye Tianchun
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (06)
  • [42] A low-power High-SFDR CMOS direct digital frequency synthesizer
    Wang, JS
    Lin, SJ
    Yeh, CW
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1670 - 1673
  • [43] A low-power CMOS frequency synthesizer for GPS receivers
    于云丰
    乐建连
    肖时茂
    庄海孝
    马成炎
    叶甜春
    半导体学报, 2010, (06) : 139 - 143
  • [44] A High Speed Low Power Pulse Swallow Frequency Divider for DRM/DAB Frequency Synthesizer
    Lei, Xuemei
    Wang, Zhigong
    Wang, Keping
    Wang, Xiaoxia
    2009 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS AND SIGNAL PROCESSING (WCSP 2009), 2009, : 1085 - +
  • [45] A high-speed MCML charge pump design at 10 GHz frequency in 45 nm CMOS technology for PLL application
    M. Sivasakthi
    P. Radhika
    Analog Integrated Circuits and Signal Processing, 2024, 118 : 49 - 66
  • [46] A high-speed MCML charge pump design at 10 GHz frequency in 45 nm CMOS technology for PLL application
    Sivasakthi, M.
    Radhika, P.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 118 (01) : 49 - 66
  • [47] Design of Low Power and High Speed VLSI Domino Logic Circuit
    Praveen, J.
    Aishwarya, Aishwarya
    Naik, Jagadish Venkatraman
    Kshithija
    Biradar, Mahesh
    PROCEEDINGS OF THE 2018 4TH INTERNATIONAL CONFERENCE ON APPLIED AND THEORETICAL COMPUTING AND COMMUNICATION TECHNOLOGY (ICATCCT - 2018), 2018, : 125 - 130
  • [48] Optimization of Fractional-N-PLL Frequency Synthesizer for Power Effective Design
    Arshad, Sahar
    Ismail, Muhammad
    Ahmad, Usman
    ul Husnain, Anees
    Ijaz, Qaiser
    VLSI DESIGN, 2014, Hindawi Limited, 410 Park Avenue, 15th Floor, 287 pmb, New York, NY 10022, United States (2014)
  • [49] Design methodology of a low power high speed CMOS ADC
    Maman, N
    Jharia, B
    Agarwal, RP
    PROCEEDINGS OF THE IEEE INDICON 2004, 2004, : 530 - 533
  • [50] High Performance and Low Power ONOFIC Approach for VLSI CMOS Circuits Design
    Chavan, Umesh Jeevalu
    Patil, Siddarama R.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 426 - 429