Design of Low Power, High Speed PLL Frequency Synthesizer using Dynamic CMOS VLSI Technology

被引:0
|
作者
Nirmalraj, T. [1 ]
Radhakrishnan, S. [1 ]
Karn, Rakesh Kumar [2 ]
Pandiyan, S. K. [2 ]
机构
[1] SASTRA Univ, Srinivasa Ramunujan Ctr, Dept Elect & Commun Engn, Thanjavur, Tamil Nadu, India
[2] SASTRA Univ, Dept Elect & Commun Engn, Thanjavur, Tamil Nadu, India
关键词
component; CMOS Dynamic logic; PLL; VCO; DSCH2; Microwind; 2.6;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In microprocessor design, it is very challenge to handle the power consumption. Power is an important parameter in various communication systems. Phase locked loop (PLL) is a versatile method which is used in frequency synthesis methods. A dynamic logic based CMOS is proposed to design phase detector, VCO and loop filter. The CMOS dynamic logic is the fastest logic in all the CMOS logic families. The DSCH2 CAD tool is used in the design of logical circuits and Microwind 2.6 tool using 120nm CMOS technology is used to measure the parametric analysis. The speed of transition time between the synthesized frequencies gives the bandwidth of loop filter. In the dynamic CMOS logic PIA, the power is reduced to 0.13mW and speed is improved to 0.50GHz.
引用
收藏
页码:1074 / 1076
页数:3
相关论文
共 50 条
  • [1] Design of an integrated CMOS PLL frequency synthesizer
    Sinha, S
    11TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, PROCEEDINGS, 2002, : 220 - 224
  • [2] Low-power, high-speed CMOS VLSI design
    Kuroda, T
    ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 2002, : 310 - 315
  • [3] A power scalable PLL frequency synthesizer for high-speed Δ–Σ ADC
    韩思扬
    池保勇
    张欣旺
    王志华
    Journal of Semiconductors, 2014, 35 (08) : 132 - 137
  • [4] A power scalable PLL frequency synthesizer for high-speed Δ–Σ ADC
    韩思扬
    池保勇
    张欣旺
    王志华
    Journal of Semiconductors, 2014, (08) : 132 - 137
  • [5] High speed frequency synthesizer based on PLL
    Efstathiou, KA
    Papadopoulos, G
    Kalivas, GA
    ICECS 96 - PROCEEDINGS OF THE THIRD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2, 1996, : 627 - 630
  • [6] PLL frequency synthesizer for low power consumption
    Sumi, Y
    Syoubu, K
    Tsuda, K
    Obote, S
    Fukui, Y
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (03) : 461 - 465
  • [7] Design & Implementation of High Speed and Low Power PLL Using GPDK 45 nm Technology
    Badiger N.A.
    Iyer S.
    Journal of The Institution of Engineers (India): Series B, 2024, 105 (02) : 239 - 249
  • [8] HIGH-SPEED PLL AND FREQUENCY-SYNTHESIZER FOR LOW-FREQUENCIES
    KOBAYASHI, F
    SAKAMOTO, Y
    NAKANO, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1984, 31 (10): : 847 - 852
  • [9] High speed digital hybrid PLL frequency synthesizer
    Lee, Hun Hee
    Park, Won Hwi
    Ryu, Heung-Gyoon
    2005 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS, VOLS 1-5, 2005, : 3309 - 3312
  • [10] A Low Power 0.18-μm CMOS Phase Frequency Detector for High Speed PLL
    Minhad, K. N.
    Reaz, M. B. I.
    Jalil, J.
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2014, 20 (09) : 29 - 34