A Low Power 0.18-μm CMOS Phase Frequency Detector for High Speed PLL

被引:2
|
作者
Minhad, K. N. [1 ]
Reaz, M. B. I. [1 ]
Jalil, J. [1 ]
机构
[1] Univ Kebangsaan Malaysia, Fac Engn & Built Environm, Dept Elect Elect & Syst Engn, Bangi 43600, Selangor, Malaysia
关键词
Dead zone; low power; PFD; PLL;
D O I
10.5755/j01.eee.20.9.5312
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a modified high speed CMOS dynamic phase frequency detector (PFD) for high frequency phase-locked loop (PLL). Design miniaturizations in downscaling CMOS process lead to circuit malfunction due to intrinsic effects and many other reasons. To ensure main characteristics of the PFD are preserved, the proposed dynamic PFD uses 18 transistors operated with 1.2 V power supply. The performance of the design is focused on power supply, power dissipation, wide input frequency range, dead zone size and active layout area. The circuit is designed in 0.18 mu m CMOS process using Mentor Graphics environment. In this paper, the dynamic PFD dissipates 59 pW of total power when reference input frequency clock operates at 50 MHz and feedback input frequency clock operates up to 4 GHz. The dead zone has been eliminated. The simulation results show that the circuit offered an alternative for any high speed and low power PLL applications.
引用
收藏
页码:29 / 34
页数:6
相关论文
共 50 条
  • [1] A 5.5 GHz Low-Power PLL using 0.18-μm CMOS technology
    Tsai, Jeng-Han
    Huang, Shao-Wei
    Chou, Jian-Ping
    2014 IEEE RADIO & WIRELESS SYMPOSIUM (RWS), 2014, : 205 - 207
  • [2] A low-voltage low-power programmable fractional PLL in 0.18-μm CMOS process
    Zhang, M.
    Haider, M. R.
    Islam, S. K.
    Vijayaraghavan, R.
    Islam, A. B.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 65 (01) : 33 - 42
  • [3] A low-voltage low-power programmable fractional PLL in 0.18-μm CMOS process
    M. Zhang
    M. R. Haider
    S. K. Islam
    R. Vijayaraghavan
    A. B. Islam
    Analog Integrated Circuits and Signal Processing, 2010, 65 : 33 - 42
  • [4] A low power high gain UWB LNA in 0.18-μm CMOS
    蔡力
    傅忠谦
    黄鲁
    半导体学报, 2009, 30 (11) : 94 - 98
  • [5] A high-speed and low-power voltage controlled oscillator in 0.18-μm CMOS process
    Oskooei, Mostafa Savadi
    Afzali-Kusha, Ali
    Atarodi, S. M.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 933 - +
  • [6] A High-Speed and Low-power Up/down Counter in 0.18-μm CMOS Technology
    Zhang, Tangbiao
    Hu, QingSheng
    2012 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS AND SIGNAL PROCESSING (WCSP 2012), 2012,
  • [7] Design and simulation difference types CMOS phase frequency detector for high speed and low jitter PLL
    Arshak, K
    Abubaker, O
    Jafer, E
    ICCDCS 2004: Fifth International Caracas Conference on Devices, Circuits and Systems, 2004, : 188 - 191
  • [8] A low-power oscillator mixer in 0.18-μm CMOS technology
    Wang, TP
    Chang, CC
    Liu, RC
    Tsai, MD
    Sun, KJ
    Chang, YT
    Lu, LH
    Wang, H
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2006, 54 (01) : 88 - 95
  • [9] An X-band Microwave Thermoelectric Power Detector in 0.18-μm CMOS Technology
    Li, Jian-hua
    Liao, Xiaoping
    2022 IEEE SENSORS, 2022,
  • [10] Low power high speed I/O interfaces in 0.18μm CMOS
    Yan, Y
    Szymanski, TH
    ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 826 - 829