A Low Power 0.18-μm CMOS Phase Frequency Detector for High Speed PLL

被引:2
|
作者
Minhad, K. N. [1 ]
Reaz, M. B. I. [1 ]
Jalil, J. [1 ]
机构
[1] Univ Kebangsaan Malaysia, Fac Engn & Built Environm, Dept Elect Elect & Syst Engn, Bangi 43600, Selangor, Malaysia
关键词
Dead zone; low power; PFD; PLL;
D O I
10.5755/j01.eee.20.9.5312
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a modified high speed CMOS dynamic phase frequency detector (PFD) for high frequency phase-locked loop (PLL). Design miniaturizations in downscaling CMOS process lead to circuit malfunction due to intrinsic effects and many other reasons. To ensure main characteristics of the PFD are preserved, the proposed dynamic PFD uses 18 transistors operated with 1.2 V power supply. The performance of the design is focused on power supply, power dissipation, wide input frequency range, dead zone size and active layout area. The circuit is designed in 0.18 mu m CMOS process using Mentor Graphics environment. In this paper, the dynamic PFD dissipates 59 pW of total power when reference input frequency clock operates at 50 MHz and feedback input frequency clock operates up to 4 GHz. The dead zone has been eliminated. The simulation results show that the circuit offered an alternative for any high speed and low power PLL applications.
引用
收藏
页码:29 / 34
页数:6
相关论文
共 50 条
  • [41] A 2 GHz low power down-conversion quadrature mixer in 0.18-μm CMOS
    Alam, Shaikh K.
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 146 - 149
  • [42] Study of mutual injection pulling in a 5-GHz, 0.18-μm CMOS cascaded PLL
    Miyao, Kazuki
    Okafuji, Tatsuya
    Kihara, Takao
    Yoshimura, Tsutomu
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 175 - 178
  • [43] Effects of Forward Body Bias on High-Frequency Noise in 0.18-μm CMOS Transistors
    Su, Hao
    Wang, Hong
    Xu, Tao
    Zeng, Rong
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2009, 57 (04) : 972 - 979
  • [44] 0.18-μm CMOS wideband passive mixer
    Song, Chenyan
    Boric-Lubecke, Olga
    Lo, Ivy
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2013, 55 (01) : 23 - 27
  • [45] A 4-GHz phase shifter MMIC in 0.18-μm CMOS
    Lu, LH
    Liao, YT
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2005, 15 (10) : 694 - 696
  • [46] An Experimental Ultra-Low-Voltage Demodulator in 0.18-μm CMOS
    Lai, Li-Shin
    Hsieh, Hsieh-Hung
    Weng, Po-Shuan
    Lu, Liang-Hung
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2009, 57 (10) : 2307 - 2317
  • [47] Ultra-low-voltage mixer and VCO in 0.18-μm CMOS
    Hsieh, HH
    Chung, KS
    Lu, LH
    2005 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2005, : 167 - 170
  • [48] High Efficiency and Small Group Delay Variations 0.18-μm CMOS UWB Power Amplifier
    Mosalam, Hamed
    Allam, A.
    Jia, Hongting
    Abdel-Rahman, A. B.
    Pokharel, Ramesh K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (04) : 592 - 596
  • [49] Design of Low Power, High Speed PLL Frequency Synthesizer using Dynamic CMOS VLSI Technology
    Nirmalraj, T.
    Radhakrishnan, S.
    Karn, Rakesh Kumar
    Pandiyan, S. K.
    2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 1074 - 1076
  • [50] RF characteristics of 0.18-μm CMOS transistors
    Han, K
    Han, JH
    Je, M
    Shin, Y
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 40 (01) : 45 - 48