A Low Power 0.18-μm CMOS Phase Frequency Detector for High Speed PLL

被引:2
|
作者
Minhad, K. N. [1 ]
Reaz, M. B. I. [1 ]
Jalil, J. [1 ]
机构
[1] Univ Kebangsaan Malaysia, Fac Engn & Built Environm, Dept Elect Elect & Syst Engn, Bangi 43600, Selangor, Malaysia
关键词
Dead zone; low power; PFD; PLL;
D O I
10.5755/j01.eee.20.9.5312
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a modified high speed CMOS dynamic phase frequency detector (PFD) for high frequency phase-locked loop (PLL). Design miniaturizations in downscaling CMOS process lead to circuit malfunction due to intrinsic effects and many other reasons. To ensure main characteristics of the PFD are preserved, the proposed dynamic PFD uses 18 transistors operated with 1.2 V power supply. The performance of the design is focused on power supply, power dissipation, wide input frequency range, dead zone size and active layout area. The circuit is designed in 0.18 mu m CMOS process using Mentor Graphics environment. In this paper, the dynamic PFD dissipates 59 pW of total power when reference input frequency clock operates at 50 MHz and feedback input frequency clock operates up to 4 GHz. The dead zone has been eliminated. The simulation results show that the circuit offered an alternative for any high speed and low power PLL applications.
引用
收藏
页码:29 / 34
页数:6
相关论文
共 50 条
  • [21] A New RF-Thermal-Electric Power Detector With High Sensitivity and Inherent Linearity in 0.18-μm CMOS Technology
    Li, Jian-Hua
    Liao, Xiaoping
    IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2023, 33 (05): : 563 - 566
  • [22] A low power folded mixer for UWB system applications in 0.18-μm CMOS technology
    Chang, Fong-Cheng
    Juang, Ping-Cheng
    Chao, Shih-Fong
    Wang, Huei
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2007, 17 (05) : 367 - 369
  • [23] Low-power UWB LNA and mixer using 0.18-μm CMOS technology
    Karri, Satyanarayana Reddy
    Arasu, M. Annamalai
    Wong, King Wah
    Zheng, Yuanjin
    Lin, Fujiang
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 259 - +
  • [24] A Low Power Wideband Differential Transimpedance Amplifier for Optical Receivers in 0.18-μm CMOS
    Seng, Chong Whye
    Sern, Tan Yung
    Seng, Yeo Kiat
    2013 IEEE 11TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2013,
  • [25] A Bluetooth radio in 0.18-μm CMOS
    van Zeijl, P
    Eikenbroek, JWT
    Vervoort, PP
    Setty, S
    Tangenberg, J
    Shipton, G
    Kooistra, E
    Keekstra, IC
    Belot, D
    Visser, K
    Bosma, E
    Blaakmeer, SC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) : 1679 - 1687
  • [26] A low phase noise quadrature LC-VCO in 0.18-μm CMOS technology
    Wang, Y.
    Zhu, Y. F.
    Jiang, N.
    Chi, Y. S.
    Huang, F. Y.
    2008 GLOBAL SYMPOSIUM ON MILLIMETER WAVES, 2008, : 33 - +
  • [27] Design a CDBA In 0.18-μm CMOS
    Liu, Jinjiang
    Wang, Chunhua
    Cao, Xiaodong
    Xu, Jun
    MICROWAVES & RF, 2012, 51 (04) : 74 - +
  • [28] Low-Power 10-Gb/s Transmitter for High-Speed Graphic DRAMs Using 0.18-μm CMOS Technology
    Song, Jun-Yong
    Kwon, Oh-Kyong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (12) : 921 - 925
  • [29] High Speed Min/Max Architecture Based on a Novel Comparator in 0.18-μm CMOS Process
    Fathi, Amir
    Khoei, Abdollah
    Hadidi, Khayrollah
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (04)
  • [30] A Low Phase Noise Low DC Power Quadrature Voltage-Controlled Oscillator Using a 0.18-μm CMOS Process
    Lin, Chi-Hsien
    Chang, Hong-Yeh
    2009 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC 2009), 2009, : 112 - 115