High speed digital hybrid PLL frequency synthesizer

被引:0
|
作者
Lee, Hun Hee [1 ]
Park, Won Hwi [1 ]
Ryu, Heung-Gyoon [1 ]
机构
[1] Chungbuk Natl Univ, Dept Elect Engn, Cheongju 361763, Chungbuk, South Korea
关键词
PLL; DLT; frequency synthesis;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The conventional PLL(Phase locked loop) frequency synthesizer takes a long switching time because of the inherent closed-loop structure. The digital hybrid PLL(DH-PLL) which includes the open loop structure into the conventional PLL synthesizer has been studied to overcome this problem. It operates in high speed, but the hardware complexity and power consumption are another serious problems since the DLT(digital look-up table) is usually implemented by the ROM which contains the transfer characteristic of VCO (voltage controlled oscillator). This paper proposes a new DH-PLL using a very simple DLT-replacement digital logic instead of the complex ROM-type DLT. Also, a timing synchronization circuit makes the-negligible overshoot and much shorter settling time for the ultra fast switching speed. Also, the hardware complexity and power consumption get decreased to about 28%, compared with the conventional DH-PLL.
引用
收藏
页码:3309 / 3312
页数:4
相关论文
共 50 条