High speed digital hybrid PLL frequency synthesizer

被引:0
|
作者
Lee, Hun Hee [1 ]
Park, Won Hwi [1 ]
Ryu, Heung-Gyoon [1 ]
机构
[1] Chungbuk Natl Univ, Dept Elect Engn, Cheongju 361763, Chungbuk, South Korea
关键词
PLL; DLT; frequency synthesis;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The conventional PLL(Phase locked loop) frequency synthesizer takes a long switching time because of the inherent closed-loop structure. The digital hybrid PLL(DH-PLL) which includes the open loop structure into the conventional PLL synthesizer has been studied to overcome this problem. It operates in high speed, but the hardware complexity and power consumption are another serious problems since the DLT(digital look-up table) is usually implemented by the ROM which contains the transfer characteristic of VCO (voltage controlled oscillator). This paper proposes a new DH-PLL using a very simple DLT-replacement digital logic instead of the complex ROM-type DLT. Also, a timing synchronization circuit makes the-negligible overshoot and much shorter settling time for the ultra fast switching speed. Also, the hardware complexity and power consumption get decreased to about 28%, compared with the conventional DH-PLL.
引用
收藏
页码:3309 / 3312
页数:4
相关论文
共 50 条
  • [41] Design of serial input PLL frequency synthesizer
    Deng, YX
    Yu, GW
    2000 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: ELECTRONIC COMMUNICATION SYSTEMS, 2000, : 209 - 212
  • [42] PLL frequency synthesizer with an auxiliary programmable divider
    Sumi, Y
    Obote, S
    Kitai, N
    Furuhashi, R
    Matsuda, Y
    Fukui, Y
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 532 - 536
  • [43] Design of an integrated CMOS PLL frequency synthesizer
    Sinha, S
    11TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, PROCEEDINGS, 2002, : 220 - 224
  • [44] A SELF-FREQUENCY PRESET PLL SYNTHESIZER
    SEKI, K
    KATO, S
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1993, E76B (05) : 473 - 479
  • [45] PLL as the Frequency Synthesizer with Continuous Phase Divider
    Raicevic, A. M.
    Popovic, B. M.
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2009, (05) : 47 - 50
  • [46] PLL frequency synthesizer with binary phase comparison
    Obote, S
    Sumi, Y
    Kitai, N
    Fukui, Y
    Itoh, Y
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2000, E83A (03) : 427 - 434
  • [47] PLL frequency synthesizer for low power consumption
    Sumi, Y
    Syoubu, K
    Tsuda, K
    Obote, S
    Fukui, Y
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (03) : 461 - 465
  • [48] Fast-locking integer/fractional-N hybrid PLL frequency synthesizer
    Woo, Kyoungho
    Ham, Donhee
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 674 - +
  • [49] Analysis of Noise Properties of Hybrid Frequency Synthesizer with Autocompensating Phase Noise of DDS and PLL
    Vasilyev, G. S.
    Kuzichkin, O. R.
    Kurilov, I. A.
    Surzhik, D. I.
    2016 INTERNATIONAL SIBERIAN CONFERENCE ON CONTROL AND COMMUNICATIONS (SIBCON), 2016,
  • [50] A new triple-controlled type frequency synthesizer using simplified DDFS-driven digital hybrid PLL system
    Ryu, HG
    Kim, YY
    Yu, HM
    Lee, HS
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2002, 48 (01) : 63 - 71