Generation of test sequences with low power dissipation for sequential circuits

被引:0
|
作者
Higami, Y [1 ]
Kobayashi, S [1 ]
Takamatsu, Y [1 ]
机构
[1] Ehime Univ, Dept Comp Sci, Matsuyama, Ehime 7908577, Japan
来源
关键词
LSI testing; sequential circuit; test generation; low power dissipation; stuck-at fault;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
When LSIs that are designed and manufactured for low power dissipation are tested, test vectors that make the power dissipation low should be applied. If test vectors that cause high power dissipation are applied, incorrect test results are obtained or circuits under test are permanently damaged. In this paper, we propose a method to generate test sequences with low power dissipation for sequential circuits. We assume test sequences generated by an ATPG tool are given, and modify them while keeping the original stuck-at fault coverages. The test sequence is modified by inverting the values of primary inputs of every test vector one by one. In order to keep the original fault coverage, fault simulation is conducted whenever one value of primary inputs is inverted. We introduce heuristics that perform fault simulation for a subset of faults during the modification of test vectors. This helps reduce the power dissipation of the modified test sequence. If the fault coverage by the modified test sequence is lower than that by the original test sequence, we generate a new short test sequence and add it to the modified test sequence.
引用
收藏
页码:530 / 536
页数:7
相关论文
共 50 条
  • [31] NEW HEURISTIC TEST GENERATION ALGORITHM FOR SEQUENTIAL CIRCUITS
    ARIMA, T
    TSUBOYA, M
    AMAMIYA, G
    OKUDA, J
    [J]. NEC RESEARCH & DEVELOPMENT, 1975, (36): : 59 - 67
  • [32] Templates: A test generation procedure for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. SIXTH ASIAN TEST SYMPOSIUM (ATS'97), PROCEEDINGS, 1997, : 74 - 79
  • [33] MIX: A test generation system for synchronous sequential circuits
    Lin, XJ
    Pomeranz, I
    Reddy, SM
    [J]. ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 456 - 463
  • [34] Modified test generation methods for synchronous sequential circuits
    Kemamalini, A.
    Seshasayanan, R.
    [J]. 2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,
  • [35] Built-in test generation for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. 1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 421 - 426
  • [36] Algorithm and Hardware Implementation for Generation of Low Power SIC Test Sequences
    Cao, Bei
    Wen, Dianzhong
    Li, Zhiyuan
    Zhang, Yichao
    Cao, Bei
    [J]. 2015 FIFTH INTERNATIONAL CONFERENCE ON INSTRUMENTATION AND MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC), 2015, : 881 - 884
  • [37] A TEST-GENERATION PROGRAM FOR SEQUENTIAL-CIRCUITS
    MACII, E
    MEO, AR
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1994, 5 (01): : 115 - 119
  • [38] Deterministic test pattern generation techniques for sequential circuits
    Hamzaoglu, I
    Patel, JH
    [J]. ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 538 - 543
  • [39] SELF-TEST OF SEQUENTIAL-CIRCUITS WITH DETERMINISTIC TEST PATTERN SEQUENCES
    KUNZMANN, A
    BOEHLAND, F
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1994, 5 (2-3): : 307 - 312
  • [40] Low power NMOS CPAL circuits and adiabatic sequential circuits
    Hu, HP
    Xia, YH
    Dong, HY
    [J]. PROCEEDINGS OF THE IEEE 6TH CIRCUITS AND SYSTEMS SYMPOSIUM ON EMERGING TECHNOLOGIES: FRONTIERS OF MOBILE AND WIRELESS COMMUNICATION, VOLS 1 AND 2, 2004, : 233 - 236