Built-in test generation for synchronous sequential circuits

被引:0
|
作者
Pomeranz, I
Reddy, SM
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We consider the problem of built-in test generation for synchronous sequential circuits. The proposed scheme leaves the circuit flip-hops unmodified, and thus allows at-speed test application. We introduce a uniform, parametrized structure for test pattern generation. By matching the parameters of the test pat tern generator to the circuit-under-test, high fault coverage is achieved. In many cases, the fault coverage is equal to the fault coverage that can be achieved by deterministic test sequences. We also investigate a method to minimize the size of the test pattern generator, and study its effectiveness alone and in conjunction with the insertion of test-points.
引用
收藏
页码:421 / 426
页数:6
相关论文
共 50 条
  • [1] A partitioning and storage based built-in test pattern generation method for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. 2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 148 - 153
  • [2] A built-in self-test method for diagnosis of synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (02) : 290 - 296
  • [3] On the use of multiple fault detection times in a method for built-in test pattern generation for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2000, : 144 - 149
  • [4] Deterministic built-in pattern generation for sequential circuits
    Iyengar, V
    Chakrabarty, K
    Murray, BT
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1999, 15 (1-2): : 97 - 114
  • [5] Deterministic Built-in Pattern Generation for Sequential Circuits
    Vikram Iyengar
    Krishnendu Chakrabarty
    Brian T. Murray
    [J]. Journal of Electronic Testing, 1999, 15 : 97 - 114
  • [6] Improved built-in test pattern generators based on comparison units for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 26 - 31
  • [7] Hybrid Built-In Self Test (BIST) for Sequential Circuits
    Bin A'ain, Abu Khari
    Amin, Muhamad Ridzuan Bin Radin Muhamad
    Adnan, Mahmud
    [J]. 2009 CONFERENCE ON INNOVATIVE TECHNOLOGIES IN INTELLIGENT SYSTEMS AND INDUSTRIAL APPLICATIONS, 2009, : 236 - +
  • [8] Improved built-in self-test of sequential circuits
    Jabbari, Hosna
    Muzio, Jon C.
    Sun, Lin
    [J]. 2007 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, 2007, : 78 - 81
  • [9] Functional test generation for synchronous sequential circuits
    Srinivas, MK
    Jacob, J
    Agrawal, VD
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (07) : 831 - 843
  • [10] Built-in self testing of sequential circuits using precomputed test sets
    Iyengar, V
    Chakrabarty, K
    Murray, BT
    [J]. 16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 418 - 423