Built-in test generation for synchronous sequential circuits

被引:0
|
作者
Pomeranz, I
Reddy, SM
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We consider the problem of built-in test generation for synchronous sequential circuits. The proposed scheme leaves the circuit flip-hops unmodified, and thus allows at-speed test application. We introduce a uniform, parametrized structure for test pattern generation. By matching the parameters of the test pat tern generator to the circuit-under-test, high fault coverage is achieved. In many cases, the fault coverage is equal to the fault coverage that can be achieved by deterministic test sequences. We also investigate a method to minimize the size of the test pattern generator, and study its effectiveness alone and in conjunction with the insertion of test-points.
引用
收藏
页码:421 / 426
页数:6
相关论文
共 50 条