Deterministic test pattern generation techniques for sequential circuits

被引:5
|
作者
Hamzaoglu, I [1 ]
Patel, JH [1 ]
机构
[1] Motorola Labs, Schaumburg, IL USA
关键词
D O I
10.1109/ICCAD.2000.896528
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents new test generation techniques for improving the average-case performance of the iterative logic array based deterministic sequential circuit test generation algorithms. To be able to assess the effectiveness of the proposed techniques, we have developed a new ATPG system for sequential circuits, called ATOMS, and we have incorporated these techniques into the test generator ATOMS achieved very high fault coverages in a short amount of time for the ISCAS89 sequential benchmark circuits, demonstrating the effectiveness of these techniques on the test generation performance.
引用
收藏
页码:538 / 543
页数:6
相关论文
共 50 条
  • [1] Deterministic built-in pattern generation for sequential circuits
    Iyengar, V
    Chakrabarty, K
    Murray, BT
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1999, 15 (1-2): : 97 - 114
  • [2] Deterministic Built-in Pattern Generation for Sequential Circuits
    Vikram Iyengar
    Krishnendu Chakrabarty
    Brian T. Murray
    Journal of Electronic Testing, 1999, 15 : 97 - 114
  • [3] Diagnostic test pattern generation for sequential circuits
    Hartanto, I
    Boppana, V
    Patel, JH
    Fuchs, WK
    15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 196 - 202
  • [4] New Techniques for Deterministic Test Pattern Generation
    Ilker Hamzaoglu
    Janak H. Patel
    Journal of Electronic Testing, 1999, 15 : 63 - 73
  • [5] New techniques for deterministic test pattern generation
    Hamzaoglu, I
    Patel, JH
    16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 446 - 452
  • [6] New techniques for deterministic test pattern generation
    Hamzaoglu, I
    Patel, JH
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1999, 15 (1-2): : 63 - 73
  • [7] New techniques for deterministic test pattern generation
    Ctr. Reliable and High-Perf. Comp., University of Illinois, Urbana, IL 61801, United States
    不详
    不详
    不详
    不详
    J Electron Test Theory Appl JETTA, 1 (63-73):
  • [8] Cellular automata for deterministic sequential test pattern generation
    Chiusano, S
    Corno, F
    Prinetto, P
    Reorda, MS
    15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 60 - 65
  • [9] SELF-TEST OF SEQUENTIAL-CIRCUITS WITH DETERMINISTIC TEST PATTERN SEQUENCES
    KUNZMANN, A
    BOEHLAND, F
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1994, 5 (2-3): : 307 - 312
  • [10] Combinational automatic test pattern generation for acyclic sequential circuits
    Kim, YC
    Agrawal, VD
    Saluja, KK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (06) : 948 - 956