Deterministic test pattern generation techniques for sequential circuits

被引:5
|
作者
Hamzaoglu, I [1 ]
Patel, JH [1 ]
机构
[1] Motorola Labs, Schaumburg, IL USA
关键词
D O I
10.1109/ICCAD.2000.896528
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents new test generation techniques for improving the average-case performance of the iterative logic array based deterministic sequential circuit test generation algorithms. To be able to assess the effectiveness of the proposed techniques, we have developed a new ATPG system for sequential circuits, called ATOMS, and we have incorporated these techniques into the test generator ATOMS achieved very high fault coverages in a short amount of time for the ISCAS89 sequential benchmark circuits, demonstrating the effectiveness of these techniques on the test generation performance.
引用
收藏
页码:538 / 543
页数:6
相关论文
共 50 条
  • [31] FsmTest: Functional test generation for sequential circuits
    Buonanno, G
    Fummi, F
    Sciuto, D
    Lombardi, F
    INTEGRATION-THE VLSI JOURNAL, 1996, 20 (03) : 303 - 325
  • [32] Functional test generation for synchronous sequential circuits
    Srinivas, MK
    Jacob, J
    Agrawal, VD
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (07) : 831 - 843
  • [33] TEST-GENERATION FOR SEQUENTIAL-CIRCUITS
    MA, HKT
    DEVADAS, S
    NEWTON, AR
    SANGIOVANNIVINCENTELLI, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1988, 7 (10) : 1081 - 1093
  • [34] A new method of test generation for sequential circuits
    Hou, Yanli
    Zhao, Chunhui
    Liao, Yanping
    2006 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1-4: VOL 1: SIGNAL PROCESSING, 2006, : 2181 - 2185
  • [35] On the Use of Functional Test Generation in Diagnostic Test Generation for Synchronous Sequential Circuits
    Pomeranz, Irith
    Reddy, Sudhakar M.
    ELECTRONIC NOTES IN THEORETICAL COMPUTER SCIENCE, 2007, 174 (04) : 83 - 93
  • [36] A partitioning and storage based built-in test pattern generation method for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 148 - 153
  • [37] Automatic Generation of Test Circuits for the Verification of Quantum Deterministic Algorithms
    de la Barrera Amo, Antonio Garcia
    Serrano, Manuel A.
    Rodriguez de Guzman, Ignacio Garcia
    Polo, Macario
    Piattini, Mario
    PROCEEDINGS OF THE 1ST INTERNATIONAL WORKSHOP ON QUANTUM PROGRAMMING FOR SOFTWARE ENGINEERING, QP4SE 2022, 2022, : 1 - 6
  • [38] Test generation for acyclic sequential circuits with hold registers
    Inoue, T
    Das, DK
    Sano, C
    Mihara, T
    Fujiwara, H
    ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 550 - 556
  • [39] TEST-GENERATION FOR HIGHLY SEQUENTIAL-CIRCUITS
    GHOSH, A
    DEVADAS, S
    NEWTON, AR
    1989 IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1989, : 362 - 365
  • [40] FAST TEST-GENERATION FOR SEQUENTIAL-CIRCUITS
    KELSEY, TP
    SALUJA, KK
    1989 IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1989, : 354 - 357