Generation of test sequences with low power dissipation for sequential circuits

被引:0
|
作者
Higami, Y [1 ]
Kobayashi, S [1 ]
Takamatsu, Y [1 ]
机构
[1] Ehime Univ, Dept Comp Sci, Matsuyama, Ehime 7908577, Japan
来源
关键词
LSI testing; sequential circuit; test generation; low power dissipation; stuck-at fault;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
When LSIs that are designed and manufactured for low power dissipation are tested, test vectors that make the power dissipation low should be applied. If test vectors that cause high power dissipation are applied, incorrect test results are obtained or circuits under test are permanently damaged. In this paper, we propose a method to generate test sequences with low power dissipation for sequential circuits. We assume test sequences generated by an ATPG tool are given, and modify them while keeping the original stuck-at fault coverages. The test sequence is modified by inverting the values of primary inputs of every test vector one by one. In order to keep the original fault coverage, fault simulation is conducted whenever one value of primary inputs is inverted. We introduce heuristics that perform fault simulation for a subset of faults during the modification of test vectors. This helps reduce the power dissipation of the modified test sequence. If the fault coverage by the modified test sequence is lower than that by the original test sequence, we generate a new short test sequence and add it to the modified test sequence.
引用
收藏
页码:530 / 536
页数:7
相关论文
共 50 条
  • [21] On the Use of Functional Test Generation in Diagnostic Test Generation for Synchronous Sequential Circuits
    Pomeranz, Irith
    Reddy, Sudhakar M.
    [J]. ELECTRONIC NOTES IN THEORETICAL COMPUTER SCIENCE, 2007, 174 (04) : 83 - 93
  • [22] On finding don't cares in test sequences for sequential circuits
    Higami, Yoshinobu
    Kajihara, Seiji
    Pomeranz, Irith
    Kobayashi, Shin-ya
    Takamatsu, Yuzo
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2006, E89D (11): : 2748 - 2755
  • [23] On n-detection test sequences for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. 15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 336 - 342
  • [24] Procedures for static compaction of test sequences for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (06) : 596 - 607
  • [25] New static compaction techniques of Test Sequences for sequential circuits
    Corno, F
    Prinetto, P
    Rebaudengo, M
    Reorda, MS
    [J]. EUROPEAN DESIGN & TEST CONFERENCE - ED&TC 97, PROCEEDINGS, 1997, : 37 - 43
  • [26] Properties of output sequences and their use in guiding property-based test generation for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 377 - 381
  • [27] Test generation for acyclic sequential circuits with hold registers
    Inoue, T
    Das, DK
    Sano, C
    Mihara, T
    Fujiwara, H
    [J]. ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 550 - 556
  • [28] FAST TEST-GENERATION FOR SEQUENTIAL-CIRCUITS
    KELSEY, TP
    SALUJA, KK
    [J]. 1989 IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1989, : 354 - 357
  • [29] TEST-GENERATION FOR HIGHLY SEQUENTIAL-CIRCUITS
    GHOSH, A
    DEVADAS, S
    NEWTON, AR
    [J]. 1989 IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1989, : 362 - 365
  • [30] Test generation for sequential circuits under IDDQ testing
    Maeda, T
    Higami, Y
    Kinoshita, K
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1998, E81D (07): : 689 - 696