Design and Analysis of Analog Performance of Dual-k Spacer Underlap N/P-FinFET at 12 nm Gate Length

被引:60
|
作者
Nandi, Ashutosh [1 ]
Saxena, Ashok K. [1 ]
Dasgupta, Sudeb [1 ]
机构
[1] Indian Inst Technol Roorkee, Dept Elect & Comp Engn, Roorkee 247667, Uttar Pradesh, India
关键词
Dual-k spacer; electrostatic integrity (EI); figures of merit (FOM); parametric variation; SENSITIVITY; SILICON; DEVICES;
D O I
10.1109/TED.2013.2250975
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Among the multigate structures, FinFET is emerging as a promising candidate due to its better gate electrostatic control and ease of manufacturability. However, loss of gate electrostatic integrity (EI) is still observed in FinFET while it is scaled down to nano-scale regime, resulting in deterioration of analog performance. Most importantly, precise dimensional requirements and process challenges are major hurdles at nano-scale regime resulting in device-to-device variability. Nevertheless, efficient use of gate sidewall fringing fields, by use of an inner high-k spacer, can restore the loss of gate control. In this paper, we observe that, due to excellent gate EI, the analog performance of dual-k spacer-based underlap N/P-FinFET is better than the conventional low-k N/P-FinFET. Simulation results at 12 nm gate length reveal that dual-k N/P-FinFETs are capable of targeting high-gain, low-power, and moderate frequency of operation even with lower aspect ratio (fin height/fin width) and higher fin width, oxide thickness, and lateral straggle. In addition, the figures of merit of dual-k N/P-FinFETs are less variable to major parametric variations such as fin width and oxide thickness. These attractive features prove to be handy in designing circuitry for low-power battery-operated portable gadgets.
引用
收藏
页码:1529 / 1535
页数:7
相关论文
共 50 条
  • [1] Impact of dual-k spacer on analog performance of underlap FinFET
    Nandi, Ashutosh
    Saxena, Ashok K.
    Dasgupta, S.
    MICROELECTRONICS JOURNAL, 2012, 43 (11) : 883 - 887
  • [2] Improving the performance of dual-k spacer underlap Double Gate TFET
    Chauhan, Abhinav
    Saini, Gaurav
    Yerur, Pavan Kumar
    SUPERLATTICES AND MICROSTRUCTURES, 2018, 124 : 79 - 91
  • [3] Effect of Asymmetric Doping on Asymmetric underlap Dual-k Spacer FinFET
    Gopal, Maisagalla
    Vishvakarma, Santosh Kumar
    2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
  • [4] Performance Analysis of Dual-k Spacer at Source Side for Underlap FinFETs
    Pal, Pankaj Kumar
    Singh, Parmanand
    Kaushik, B. K.
    Anand, B.
    Dasgupta, S.
    2012 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2012, : 915 - 919
  • [5] Asymmetric dual-k spacer trigate FinFET for enhanced analog/RF performance
    Saini, Gaurav
    Choudhary, Sudhanshu
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (01) : 84 - 93
  • [6] Asymmetric dual-k spacer trigate FinFET for enhanced analog/RF performance
    Gaurav Saini
    Sudhanshu Choudhary
    Journal of Computational Electronics, 2016, 15 : 84 - 93
  • [7] Optimization of Dual-K Gate Dielectric and Dual Gate Heterojunction SOI FinFET at 14 nm Gate Length
    Aujla, Samjot Kaur
    Kaur, Navneet
    IETE JOURNAL OF RESEARCH, 2022, 68 (01) : 658 - 666
  • [8] Physical Insights Into Electric Field Modulation in Dual-k Spacer Asymmetric Underlap FinFET
    Dutta, Arka
    Koley, Kalyan
    Saha, Samar K.
    Sarkar, Chandan Kumar
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (08) : 3019 - 3027
  • [9] Impact of Asymmetric Dual-k Spacer in the Underlap Regions of Sub 20 nm NMOSFET with Gate Stack
    Chakraborty, Shramana
    Dasgupta, Arpan
    Das, Rahul
    Kundu, Atanu
    Sarkar, Chandan K.
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 98 : 448 - 457
  • [10] Thermal stability analysis and performance exploration of asymmetrical dual-k underlap spacer (ADKUS) SOI FinFET for high performance circuit applications
    Jain, Neeraj
    Raj, Balwinder
    INDIAN JOURNAL OF PURE & APPLIED PHYSICS, 2019, 57 (05) : 352 - 360