Design and Analysis of Analog Performance of Dual-k Spacer Underlap N/P-FinFET at 12 nm Gate Length

被引:60
|
作者
Nandi, Ashutosh [1 ]
Saxena, Ashok K. [1 ]
Dasgupta, Sudeb [1 ]
机构
[1] Indian Inst Technol Roorkee, Dept Elect & Comp Engn, Roorkee 247667, Uttar Pradesh, India
关键词
Dual-k spacer; electrostatic integrity (EI); figures of merit (FOM); parametric variation; SENSITIVITY; SILICON; DEVICES;
D O I
10.1109/TED.2013.2250975
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Among the multigate structures, FinFET is emerging as a promising candidate due to its better gate electrostatic control and ease of manufacturability. However, loss of gate electrostatic integrity (EI) is still observed in FinFET while it is scaled down to nano-scale regime, resulting in deterioration of analog performance. Most importantly, precise dimensional requirements and process challenges are major hurdles at nano-scale regime resulting in device-to-device variability. Nevertheless, efficient use of gate sidewall fringing fields, by use of an inner high-k spacer, can restore the loss of gate control. In this paper, we observe that, due to excellent gate EI, the analog performance of dual-k spacer-based underlap N/P-FinFET is better than the conventional low-k N/P-FinFET. Simulation results at 12 nm gate length reveal that dual-k N/P-FinFETs are capable of targeting high-gain, low-power, and moderate frequency of operation even with lower aspect ratio (fin height/fin width) and higher fin width, oxide thickness, and lateral straggle. In addition, the figures of merit of dual-k N/P-FinFETs are less variable to major parametric variations such as fin width and oxide thickness. These attractive features prove to be handy in designing circuitry for low-power battery-operated portable gadgets.
引用
收藏
页码:1529 / 1535
页数:7
相关论文
共 50 条
  • [31] Exploration and analysis of n-FinFET implementing stacked high-K at 08 nm gate length
    Nanda, Swagat
    Kumari, Sapna
    Dhar, Rudra Sankar
    SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2023, 49 (01):
  • [32] Exploration and analysis of n-FinFET implementing stacked high-K at 08 nm gate length
    Swagat Nanda
    Sapna Kumari
    Rudra Sankar Dhar
    Sādhanā, 49
  • [33] Analog Performance Analysis of High-K Spacer Dual Material Gate Graded Channel Nanotube
    Rai, Ashima
    Vaithiyanathan, D.
    Raj, Balwinder
    JOURNAL OF ELECTRONIC MATERIALS, 2023, 52 (01) : 422 - 428
  • [34] Analog Performance Analysis of High-K Spacer Dual Material Gate Graded Channel Nanotube
    Ashima Rai
    D. Vaithiyanathan
    Balwinder Raj
    Journal of Electronic Materials, 2023, 52 : 422 - 428
  • [35] Design and Analysis of Hetero Dielectric Dual Material Gate Underlap Spacer Tunnel Field Effect Transistor
    Howldar S.
    Balaji B.
    Rao K.S.
    International Journal of Engineering, Transactions A: Basics, 2023, 36 (12): : 2137 - 2144
  • [36] Potential Benefits of Graded Channel Dopingless Transistor with Source side Dual-k Spacer to Upgrade Analog/RF Performance
    Rani, Pooja
    Meena, Shweta
    PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL (I2C2), 2017,
  • [37] Dual-k Spacer Device Architecture for the Improvement of Performance of Silicon n-Channel Tunnel FETs
    Virani, Hasanali G.
    Adari, Rama Bhadra Rao
    Kottantharayil, Anil
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (10) : 2410 - 2417
  • [38] Impact of Gate Underlap Design on Analog and RF Performance for 20nm Tri-Material Double Gate(TMDG) MOSFET
    Rahman, Md. Sazzadur
    Ahmed, Nabil
    PROCEEDINGS OF TENCON 2018 - 2018 IEEE REGION 10 CONFERENCE, 2018, : 1059 - 1064
  • [39] Dimensional Effect on Analog/RF Performance of Dual Material Gate Junctionless FinFET at 7 nm Technology Node
    Rambabu Kusuma
    V. K. Hanumantha Rao Talari
    Transactions on Electrical and Electronic Materials, 2023, 24 : 178 - 187
  • [40] Dimensional Effect on Analog/RF Performance of Dual Material Gate Junctionless FinFET at 7 nm Technology Node
    Kusuma, Rambabu
    Talari, V. K. Hanumantha Rao
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2023, 24 (03) : 178 - 187