Design and Analysis of Analog Performance of Dual-k Spacer Underlap N/P-FinFET at 12 nm Gate Length

被引:60
|
作者
Nandi, Ashutosh [1 ]
Saxena, Ashok K. [1 ]
Dasgupta, Sudeb [1 ]
机构
[1] Indian Inst Technol Roorkee, Dept Elect & Comp Engn, Roorkee 247667, Uttar Pradesh, India
关键词
Dual-k spacer; electrostatic integrity (EI); figures of merit (FOM); parametric variation; SENSITIVITY; SILICON; DEVICES;
D O I
10.1109/TED.2013.2250975
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Among the multigate structures, FinFET is emerging as a promising candidate due to its better gate electrostatic control and ease of manufacturability. However, loss of gate electrostatic integrity (EI) is still observed in FinFET while it is scaled down to nano-scale regime, resulting in deterioration of analog performance. Most importantly, precise dimensional requirements and process challenges are major hurdles at nano-scale regime resulting in device-to-device variability. Nevertheless, efficient use of gate sidewall fringing fields, by use of an inner high-k spacer, can restore the loss of gate control. In this paper, we observe that, due to excellent gate EI, the analog performance of dual-k spacer-based underlap N/P-FinFET is better than the conventional low-k N/P-FinFET. Simulation results at 12 nm gate length reveal that dual-k N/P-FinFETs are capable of targeting high-gain, low-power, and moderate frequency of operation even with lower aspect ratio (fin height/fin width) and higher fin width, oxide thickness, and lateral straggle. In addition, the figures of merit of dual-k N/P-FinFETs are less variable to major parametric variations such as fin width and oxide thickness. These attractive features prove to be handy in designing circuitry for low-power battery-operated portable gadgets.
引用
收藏
页码:1529 / 1535
页数:7
相关论文
共 50 条
  • [21] Performance Evaluation of Junctionless FinFET using Spacer Engineering at 15 nm Gate Length
    Kaur, Navneet
    Gill, Sandeep Singh
    Kaur, Prabhjot
    SILICON, 2022, 14 (16) : 10989 - 11000
  • [22] Performance Evaluation of Junctionless FinFET using Spacer Engineering at 15 nm Gate Length
    Navneet Kaur
    Sandeep Singh Gill
    Prabhjot Kaur
    Silicon, 2022, 14 : 10989 - 11000
  • [23] Temperature dependency of double material gate oxide (DMGO) symmetric dual-k spacer (SDS) wavy FinFET
    Pradhan, K. P.
    Priyanka
    Sahu, P. K.
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 89 : 355 - 361
  • [24] Performance improvement of spacer engineered n-type SOI FinFET at 3-nm gate length
    Sreenivasulu, V. Bharath
    Narendar, Vadthiya
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 137
  • [25] Electrical Characteristics of 14nm SiC-3C Channel SOI FinFET with Dual-k Spacer
    Kaur, Naveet
    Rattan, Munish
    Gill, Sandeep Singh
    2016 IEEE 7TH POWER INDIA INTERNATIONAL CONFERENCE (PIICON), 2016,
  • [26] Corner Spacer Design for Performance Optimization of Multi-Gate InGaAs-OI FinFET with Gate-to-Source/Drain Underlap
    Hu, Vita Pi-Ho
    Lo, Chang-Ting
    Sachid, Angada B.
    Su, Pin
    Hu, Chenming
    2016 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2016,
  • [27] Investigation and analysis of dual-k spacer with different materials and spacer lengths for nanowire-FET performance
    Ko, Hyungwoo
    Kim, Jongsu
    Kang, Myounggon
    Shin, Hyungcheol
    SOLID-STATE ELECTRONICS, 2017, 136 : 68 - 74
  • [28] Impact of varying carbon concentration in SiC S/D asymmetric dual-k spacer for high performance and reliable FinFET
    Maisagalla Gopal
    Atul Awadhiya
    NANDakishor Yadav
    S.K.Vishvakarma
    Vaibhav Neema
    Journal of Semiconductors, 2018, (10) : 21 - 26
  • [29] Impact of varying carbon concentration in SiC S/D asymmetric dual-k spacer for high performance and reliable FinFET
    Maisagalla Gopal
    Atul Awadhiya
    NANDakishor Yadav
    SKVishvakarma
    Vaibhav Neema
    Journal of Semiconductors, 2018, 39 (10) : 21 - 26
  • [30] Impact of varying carbon concentration in SiC S/D asymmetric dual-k spacer for high performance and reliable FinFET
    Gopal, Maisagalla
    Awadhiya, Atul
    Yadav, Nandakishor
    Vishvakarma, S. K.
    Neema, Vaibhav
    JOURNAL OF SEMICONDUCTORS, 2018, 39 (10)