Design and Analysis of Analog Performance of Dual-k Spacer Underlap N/P-FinFET at 12 nm Gate Length

被引:60
|
作者
Nandi, Ashutosh [1 ]
Saxena, Ashok K. [1 ]
Dasgupta, Sudeb [1 ]
机构
[1] Indian Inst Technol Roorkee, Dept Elect & Comp Engn, Roorkee 247667, Uttar Pradesh, India
关键词
Dual-k spacer; electrostatic integrity (EI); figures of merit (FOM); parametric variation; SENSITIVITY; SILICON; DEVICES;
D O I
10.1109/TED.2013.2250975
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Among the multigate structures, FinFET is emerging as a promising candidate due to its better gate electrostatic control and ease of manufacturability. However, loss of gate electrostatic integrity (EI) is still observed in FinFET while it is scaled down to nano-scale regime, resulting in deterioration of analog performance. Most importantly, precise dimensional requirements and process challenges are major hurdles at nano-scale regime resulting in device-to-device variability. Nevertheless, efficient use of gate sidewall fringing fields, by use of an inner high-k spacer, can restore the loss of gate control. In this paper, we observe that, due to excellent gate EI, the analog performance of dual-k spacer-based underlap N/P-FinFET is better than the conventional low-k N/P-FinFET. Simulation results at 12 nm gate length reveal that dual-k N/P-FinFETs are capable of targeting high-gain, low-power, and moderate frequency of operation even with lower aspect ratio (fin height/fin width) and higher fin width, oxide thickness, and lateral straggle. In addition, the figures of merit of dual-k N/P-FinFETs are less variable to major parametric variations such as fin width and oxide thickness. These attractive features prove to be handy in designing circuitry for low-power battery-operated portable gadgets.
引用
收藏
页码:1529 / 1535
页数:7
相关论文
共 50 条
  • [41] Analog/RF performance of source-side only dual-k sidewall spacer trigate junctionless transistor with parametric variations
    Saini, Gaurav
    Choudhary, Sudhanshu
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 100 : 757 - 766
  • [42] Analog/RF Performance Investigation of Nanoscale Gate-Underlap Single and Double Gate Silicon-On-Insulator MOSFETs with High-k Stack on Spacer
    Singh, Indra Vijay
    Alam, M. S.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2015, 10 (06) : 790 - 794
  • [43] A Dual-Material Gate Junctionless Transistor With High-k Spacer for Enhanced Analog Performance
    Baruah, Ratul K.
    Paily, Roy P.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (01) : 123 - 128
  • [44] Novel Attributes and Analog Performance Analysis of Dual Material Gate FINFET Based High Sensitive Biosensors
    Suguna, M.
    Charumathi, V
    Hemalatha, M.
    Balamurugan, N. B.
    Kumar, D. Sriram
    Dhanaselvam, P. Suveetha
    SILICON, 2022, 14 (05) : 2389 - 2396
  • [45] Novel Attributes and Analog Performance Analysis of Dual Material Gate FINFET Based High Sensitive Biosensors
    M. Suguna
    V. Charumathi
    M. Hemalatha
    N. B. Balamurugan
    D. Sriram Kumar
    P. Suveetha Dhanaselvam
    Silicon, 2022, 14 : 2389 - 2396
  • [46] Enhancing Performance of Dual-Gate FinFET with High-K Gate Dielectric Materials in 5 nm Technology: A Simulation Study
    Rao, M. V. Ganeswara
    Ramanjaneyulu, N.
    Pydi, Balamurali
    Soma, Umamaheshwar
    Babu, K. Rajesh
    Prasad, Satti Harichandra
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2023, 24 (06) : 557 - 569
  • [47] Enhancing Performance of Dual-Gate FinFET with High-K Gate Dielectric Materials in 5 nm Technology: A Simulation Study
    M. V. Ganeswara Rao
    N. Ramanjaneyulu
    Balamurali Pydi
    Umamaheshwar Soma
    K. Rajesh Babu
    Satti Harichandra Prasad
    Transactions on Electrical and Electronic Materials, 2023, 24 : 557 - 569
  • [48] Improved Performance Analysis and Design of Dual Metal Gate FinFET for Low Power Digital Applications
    Padmaja, P.
    Chary, D. Vemana
    Erigela, R.
    Sirisha, G.
    ChayaDevi, S. K.
    Pedapudi, M. C.
    Balaji, B.
    Cheerala, S.
    Agarwal, V.
    Gowthami, Y.
    INTERNATIONAL JOURNAL OF ENGINEERING, 2024, 37 (06): : 1059 - 1066
  • [49] Design and Performance Optimization of Junctionless Bottom Spacer FinFET for Digital/Analog/RF Applications at Sub-5nm Technology Node
    Valasa, Sresta
    Ramakrishna, K. V.
    Vadthiya, Narendar
    Bhukya, Sunitha
    Rao, N. Bheema
    Maheshwaram, Satish
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (01)
  • [50] Impact of underlap layer on DC and RF/analog performance of asymmetric junctionless dual material double gate MOSFET for low-power analog amplifier design
    Basak, Arighna
    Deyasi, Arpan
    Sarkar, Angsuman
    PHYSICA SCRIPTA, 2024, 99 (09)