Efficient test generation for transient testing of analog circuits using partial numerical simulation

被引:0
|
作者
Variyam, PN [1 ]
Hou, JW [1 ]
Chatterjee, A [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Dynamic transient tests can give better parametric and catastrophic fault coverage than both static DC and frequency domain AC tests in minimum rest time. However; determination of optimum transient tests is a complex search problem. Previous researchers have used accurate but computationally expensive fault simulation to guide the search for the optimum transient tests. In this paper we propose to use partial numerical simulation to guide the search for the optimum input test stimulus. The proposed method dynamically adjusts the number of Newton Raphson iterations and transient simulation time steps to perform fast test generation without sacrificing the test quality (fault coverage). This heuristic relies on the observation that although partial numerical circuit simulation may be inaccurate for determining the exact faulty circuit response to an applied test stimulus, it can determine very well how one test stimulus performs relative to another in detecting a fault. Simulation studies show that rest generation using partial numerical simulation can generate high quality tests much faster compared to test generation methods based on accurate simulation without compromising test quality.
引用
收藏
页码:214 / 219
页数:2
相关论文
共 50 条
  • [21] Specification-driven test generation for analog circuits
    Variyam, PN
    Chatterjee, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (10) : 1189 - 1201
  • [22] Test generation of analog switched-current circuits
    Wang, CP
    Wey, CL
    PROCEEDINGS OF THE FIFTH ASIAN TEST SYMPOSIUM (ATS '96), 1996, : 276 - 281
  • [23] Automated test pattern generation for analog integrated circuits
    Verhaegen, W
    VanderPlas, G
    Gielen, G
    15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 296 - 301
  • [24] Dynamic test set generation for analog circuits and systems
    Huynh, S
    Kim, SW
    Soma, M
    Zhang, JY
    SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 360 - 365
  • [25] A Windows package for symbolic and numerical simulation of analog circuits
    Luchetta, A
    Manetti, S
    Piccirilli, MC
    SOFTWARE FOR ELECTRICAL ENGINEERING ANALYSIS AND DESIGN, 1996, : 115 - 123
  • [26] Efficient minimization of test frequencies for linear analog circuits
    Bentobache, Mohand
    Bounceur, Ahcene
    Euler, Reinhardt
    Kieffer, Yann
    Mir, Salvador
    2013 18TH IEEE EUROPEAN TEST SYMPOSIUM (ETS 2013), 2013,
  • [27] Simulation and transient testing of numerical relays
    Agrasar, M
    Hernández, JR
    Uriondo, F
    IEEE COMPUTER APPLICATIONS IN POWER, 2002, 15 (04): : 57 - 62
  • [28] Efficient DC fault simulation of nonlinear analog circuits
    Tian, MW
    Shi, CJR
    DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 899 - 904
  • [29] Automated test generation and test point selection for specification test of analog circuits
    Halder, A
    Chatterjee, A
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 401 - 406
  • [30] Testing analog circuits using spectral analysis
    Negreiros, M
    Carro, L
    Susin, AA
    MICROELECTRONICS JOURNAL, 2003, 34 (10) : 937 - 944