Efficient test generation for transient testing of analog circuits using partial numerical simulation

被引:0
|
作者
Variyam, PN [1 ]
Hou, JW [1 ]
Chatterjee, A [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Dynamic transient tests can give better parametric and catastrophic fault coverage than both static DC and frequency domain AC tests in minimum rest time. However; determination of optimum transient tests is a complex search problem. Previous researchers have used accurate but computationally expensive fault simulation to guide the search for the optimum transient tests. In this paper we propose to use partial numerical simulation to guide the search for the optimum input test stimulus. The proposed method dynamically adjusts the number of Newton Raphson iterations and transient simulation time steps to perform fast test generation without sacrificing the test quality (fault coverage). This heuristic relies on the observation that although partial numerical circuit simulation may be inaccurate for determining the exact faulty circuit response to an applied test stimulus, it can determine very well how one test stimulus performs relative to another in detecting a fault. Simulation studies show that rest generation using partial numerical simulation can generate high quality tests much faster compared to test generation methods based on accurate simulation without compromising test quality.
引用
收藏
页码:214 / 219
页数:2
相关论文
共 50 条
  • [11] A new test generation model for broadside transition testing of partial scan circuits
    Iwagaki, Tsuyoshi
    Ohtake, Satoshi
    Fujiwara, Hideo
    IFIP VLSI-SOC 2006: IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION & SYSTEM-ON-CHIP, 2006, : 308 - +
  • [12] FAST TEST-GENERATION AND PARTIAL TESTING FOR COMBINATIONAL LOGIC-CIRCUITS
    LIU, J
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1987, 62 (05) : 739 - 746
  • [13] Automatic test generation for analog circuits using compact test transfer function models
    Sahu, B
    Chatterjee, A
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 405 - 410
  • [14] Automated Transient Input Stimuli Generation for Analog Circuits
    Ahmadyan, Seyed Nematollah
    Vasudevan, Shobha
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (05) : 858 - 871
  • [15] A technique for fast transient statistical simulation of analog circuits
    López-Ahumada, R
    Rodríguez-Macías, R
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 64 - 67
  • [16] Generation of Reduced Analog Circuit Models using Transient Simulation Traces
    Winkler, Paul
    Aridhi, Henda
    Zaki, Mohamed H.
    Tahar, Sofiene
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 305 - 310
  • [17] Reducing test time in the high-volume production of analog circuits using efficient test-vector generation and interpolation techniques
    Slamani, M
    Arabi, K
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2001, 17 (05): : 417 - 425
  • [18] Reducing Test Time in the High-Volume Production of Analog Circuits using Efficient Test-Vector Generation and Interpolation Techniques
    Mustapha Slamani
    Karim Arabi
    Journal of Electronic Testing, 2001, 17 : 417 - 425
  • [19] Test pattern generation for analog circuits using neural networks and evolutive algorithms
    Bernier, JL
    Merelo, JJ
    Ortega, J
    Prieto, A
    FROM NATURAL TO ARTIFICIAL NEURAL COMPUTATION, 1995, 930 : 838 - 844
  • [20] Next Generation Test Generator (NGTG) for analog circuits
    Venetsky, L
    Singer, S
    AUTOTESTCON '97 - IEEE SYSTEMS READINESS TECHNOLOGY CONFERENCE, 1997 IEEE AUTOTESTCON PROCEEDINGS, 1997, : 113 - 120