Efficient test generation for transient testing of analog circuits using partial numerical simulation

被引:0
|
作者
Variyam, PN [1 ]
Hou, JW [1 ]
Chatterjee, A [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Dynamic transient tests can give better parametric and catastrophic fault coverage than both static DC and frequency domain AC tests in minimum rest time. However; determination of optimum transient tests is a complex search problem. Previous researchers have used accurate but computationally expensive fault simulation to guide the search for the optimum transient tests. In this paper we propose to use partial numerical simulation to guide the search for the optimum input test stimulus. The proposed method dynamically adjusts the number of Newton Raphson iterations and transient simulation time steps to perform fast test generation without sacrificing the test quality (fault coverage). This heuristic relies on the observation that although partial numerical circuit simulation may be inaccurate for determining the exact faulty circuit response to an applied test stimulus, it can determine very well how one test stimulus performs relative to another in detecting a fault. Simulation studies show that rest generation using partial numerical simulation can generate high quality tests much faster compared to test generation methods based on accurate simulation without compromising test quality.
引用
收藏
页码:214 / 219
页数:2
相关论文
共 50 条
  • [31] Efficient delay test generation for modular circuits
    Ravikumar, CP
    Agrawal, N
    Agarwal, P
    SIXTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1996, : 220 - 225
  • [32] A methodology for efficient design of analog circuits using an automated simulation based synthesis tool
    Kundu, Amal Kumar
    Dastidar, Tathagato Rai
    Bhattacharyya, Tarun Kanti
    Ray, Partha
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 732 - +
  • [33] A partial scan based test generation for asynchronous circuits
    Vasudevan, D. P.
    Efthymiou, A.
    2008 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, PROCEEDINGS, 2008, : 186 - 189
  • [34] AUTOMATIC TEST GENERATION TECHNIQUES FOR ANALOG CIRCUITS AND SYSTEMS - REVIEW
    DUHAMEL, P
    RAULT, JC
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1979, 26 (07): : 411 - 440
  • [35] Optimization-based multifrequency test generation for analog circuits
    Abderrahman, A
    Cerny, E
    Kaminska, B
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1996, 9 (1-2): : 59 - 73
  • [36] Test generation based diagnosis of device parameters for analog circuits
    Cherubal, S
    Chatterjee, A
    DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, : 596 - 602
  • [37] Automatic test generation for maximal diagnosis of linear analog circuits
    Mir, S
    Lubaszewski, M
    Kolarik, V
    Courtois, B
    EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 254 - 258
  • [38] CLP-based multifrequency test generation for analog circuits
    Abderrahman, A
    Cerny, E
    Kaminska, B
    15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 158 - 165
  • [39] Test generation for linear time-invariant analog circuits
    Pan, CY
    Cheng, KT
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1999, 46 (05) : 554 - 564
  • [40] Research on transient flow for turbine damper using numerical simulation and test
    Zhang C.
    Ouyang B.
    Ma M.
    Wang G.
    Huazhong Keji Daxue Xuebao (Ziran Kexue Ban)/Journal of Huazhong University of Science and Technology (Natural Science Edition), 2018, 46 (08): : 24 - 27