Efficient test generation for transient testing of analog circuits using partial numerical simulation

被引:0
|
作者
Variyam, PN [1 ]
Hou, JW [1 ]
Chatterjee, A [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Dynamic transient tests can give better parametric and catastrophic fault coverage than both static DC and frequency domain AC tests in minimum rest time. However; determination of optimum transient tests is a complex search problem. Previous researchers have used accurate but computationally expensive fault simulation to guide the search for the optimum transient tests. In this paper we propose to use partial numerical simulation to guide the search for the optimum input test stimulus. The proposed method dynamically adjusts the number of Newton Raphson iterations and transient simulation time steps to perform fast test generation without sacrificing the test quality (fault coverage). This heuristic relies on the observation that although partial numerical circuit simulation may be inaccurate for determining the exact faulty circuit response to an applied test stimulus, it can determine very well how one test stimulus performs relative to another in detecting a fault. Simulation studies show that rest generation using partial numerical simulation can generate high quality tests much faster compared to test generation methods based on accurate simulation without compromising test quality.
引用
收藏
页码:214 / 219
页数:2
相关论文
共 50 条
  • [41] Fast and Stable Transient Simulation of Nonlinear Circuits using the Numerical Inversion of the Laplace Transform
    Bandali, Bardia
    Gad, Emad
    Nakhla, Michel
    SPI 2021: 25TH IEEE WORKSHOP ON SIGNAL AND POWER INTEGRITY, 2021,
  • [42] Fast and Stable Transient Simulation of Nonlinear Circuits Using the Numerical Inversion of the Laplace Transform
    Bandali, Bardia
    Gad, Emad
    Nakhla, Michel
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2022, 12 (07): : 1171 - 1185
  • [43] Testing analog and mixed-signal integrated circuits using oscillation-test method
    Arabi, K
    Kaminska, B
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (07) : 745 - 753
  • [44] Test generation for sequential circuits under IDDQ testing
    Maeda, T
    Higami, Y
    Kinoshita, K
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1998, E81D (07): : 689 - 696
  • [45] An efficient test and diagnosis scheme for the feedback type of analog circuits with minimal added circuits
    Lin, JW
    Lee, CL
    Chen, JE
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 1119 - 1119
  • [46] Test-Generation-Based Fault Detection in Analog VLSI Circuits Using Neural Networks
    Kalpana, Palanisamy
    Gunavathi, Kandasamy
    ETRI JOURNAL, 2009, 31 (02) : 209 - 214
  • [47] NUMERICAL SIMULATION OF TRANSIENT ELASTIC PARTIAL SLIP CONTACT
    Spinu, Sergiu
    Gradinaru, Dorin
    MODTECH 2012: NEW FACE OF T M C R, VOLS I AND II, 2012, : 905 - 908
  • [48] A TRANSIENT NUMERICAL SCHEME FOR THE SIMULATION OF GAAS-MESFETS AND CIRCUITS
    XIAO, S
    HUANG, C
    SOLID-STATE ELECTRONICS, 1990, 33 (12) : 1519 - 1524
  • [49] An algorithm for numerical reference generation in symbolic analysis of large analog circuits
    Garcia-Vargas, I
    Galan, M
    Fernandez, FV
    RodriguezVazquez, A
    EUROPEAN DESIGN & TEST CONFERENCE - ED&TC 97, PROCEEDINGS, 1997, : 395 - 399
  • [50] Fault Detection of Analog Circuits by Using Transient Output Voltage
    Zhang, Chaojie
    He, Guo
    Chang, Guanghui
    PROCEEDINGS OF 2013 2ND INTERNATIONAL CONFERENCE ON MEASUREMENT, INFORMATION AND CONTROL (ICMIC 2013), VOLS 1 & 2, 2013, : 17 - 21