MIRA: A multi-layered on-chip interconnect router architecture

被引:98
|
作者
Park, Dongkook [1 ]
Eachempati, Soumya [1 ]
Das, Reetuparna [1 ]
Mishra, Asit K. [1 ]
Xie, Yuan [1 ]
Vijaykrishnan, N. [1 ]
Das, Chita R. [1 ]
机构
[1] Penn State Univ, Dept Comp Sci & Engn, University Pk, PA 16802 USA
关键词
D O I
10.1109/ISCA.2008.13
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recently, Network-on-Chip (NoC) architectures have gained popularity to address the interconnect delay problem for designing CMP/multi-core/SoC systems in deep sub-micron technology. However, almost all prior studies have focused on 2D NoC designs. Since three dimensional (3D) integration has emerged to mitigate the interconnect delay problem, exploring the NoC design space in 3D can provide ample opportunities to design high performance and energy-efficient NoC architectures. In this paper, we propose a 3D stacked NoC router architecture, called MIRA, which unlike the 3D routers in previous works, is stacked into multiple layers and optimized to reduce the overall area requirements and power consumption. We discuss the design details of a four-layer 3D NoC and its enhanced version with additional express channels, and compare them against a (6x6) 2D design and a baseline 3D design. All the designs are evaluated using a cycle-accurate 3D NoC simulator, and integrated with the Orion power model for performance and power analysis. The simulation results with synthetic and application traces demonstrate that the proposed multi-layered NoC routers can outperform the 2D and naive 3D designs in terms of performance and power. It can achieve up to 42% reduction in power consumption and up to 51% improvement in average latency with synthetic workloads. With real workloads, these benefits are around 67% and 38%, respectively.
引用
下载
收藏
页码:251 / 261
页数:11
相关论文
共 50 条
  • [1] TrafficLite: A Configurable On-Chip Interconnect Router Microarchitecture
    Xie Bin
    Fu Weiwei
    Chen Tian-zhou
    2012 IEEE 14TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS & 2012 IEEE 9TH INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS (HPCC-ICESS), 2012, : 501 - 508
  • [2] Prediction Router: Yet Another Low Latency On-Chip Router Architecture
    Matsutani, Hiroki
    Koibuchi, Michihiro
    Amano, Hideharu
    Yoshinaga, Tsutomu
    HPCA-15 2009: FIFTEENTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2009, : 367 - +
  • [3] The Y architecture for on-chip interconnect: Analysis and methodology
    Chen, HY
    Cheng, CK
    Kahng, AB
    Mandoiu, II
    Wang, QK
    Yao, B
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (04) : 588 - 599
  • [4] On-chip router
    Simon Pleasants
    Nature Photonics, 2014, 8 (2) : 85 - 85
  • [5] A High Performance Router With Dynamic Buffer Allocation For On-Chip Interconnect Networks
    Qi Shubo
    Zhang Minxuan
    Li Jinwen
    Zhao Tianlei
    Zhang Chengyi
    Li Shaoqing
    2010 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2010, : 462 - 467
  • [6] Design of On-Chip Multi-layered Inductor for Area-Efficient Inductive Peaking
    Tsuchiya, Akira
    Inoue, Toshiyuki
    Kishine, Keiji
    2020 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2020, : 10 - 12
  • [7] RAFT: A router architecture with frequency tuning for on-chip networks
    Mishra, Asit K.
    Yanamandra, Aditya
    Das, Reetuparna
    Eachempati, Soumya
    Iyer, Ravi
    Vijaykrishnan, N.
    Das, Chita R.
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2011, 71 (05) : 625 - 640
  • [8] Prediction Router: A Low-Latency On-Chip Router Architecture with Multiple Predictors
    Matsutani, Hiroki
    Koibuchi, Michihiro
    Amano, Hideharu
    Yoshinaga, Tsutomu
    IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (06) : 783 - 799
  • [9] Sharded Router: A novel on-chip router architecture employing bandwidth sharding and stealing
    Lee, Junghee
    Nicopoulos, Chrysostomos
    Lee, Hyung Gyu
    Kim, Jongman
    PARALLEL COMPUTING, 2013, 39 (09) : 372 - 388
  • [10] The Y-architecture for on-chip interconnect: Analysis and methodology
    Chen, HY
    Cheng, CK
    Kahng, AB
    Mandoiu, I
    Wang, QK
    Yao, B
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 13 - 19