MIRA: A multi-layered on-chip interconnect router architecture

被引:98
|
作者
Park, Dongkook [1 ]
Eachempati, Soumya [1 ]
Das, Reetuparna [1 ]
Mishra, Asit K. [1 ]
Xie, Yuan [1 ]
Vijaykrishnan, N. [1 ]
Das, Chita R. [1 ]
机构
[1] Penn State Univ, Dept Comp Sci & Engn, University Pk, PA 16802 USA
关键词
D O I
10.1109/ISCA.2008.13
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recently, Network-on-Chip (NoC) architectures have gained popularity to address the interconnect delay problem for designing CMP/multi-core/SoC systems in deep sub-micron technology. However, almost all prior studies have focused on 2D NoC designs. Since three dimensional (3D) integration has emerged to mitigate the interconnect delay problem, exploring the NoC design space in 3D can provide ample opportunities to design high performance and energy-efficient NoC architectures. In this paper, we propose a 3D stacked NoC router architecture, called MIRA, which unlike the 3D routers in previous works, is stacked into multiple layers and optimized to reduce the overall area requirements and power consumption. We discuss the design details of a four-layer 3D NoC and its enhanced version with additional express channels, and compare them against a (6x6) 2D design and a baseline 3D design. All the designs are evaluated using a cycle-accurate 3D NoC simulator, and integrated with the Orion power model for performance and power analysis. The simulation results with synthetic and application traces demonstrate that the proposed multi-layered NoC routers can outperform the 2D and naive 3D designs in terms of performance and power. It can achieve up to 42% reduction in power consumption and up to 51% improvement in average latency with synthetic workloads. With real workloads, these benefits are around 67% and 38%, respectively.
引用
下载
收藏
页码:251 / 261
页数:11
相关论文
共 50 条
  • [41] A Multi-layered Security Architecture for Modelling Critical Infrastructure
    Blackwell, Clive
    PROCEEDINGS OF THE 7TH EUROPEAN CONFERENCE ON INFORMATION WARFARE AND SECURITY, 2008, : 17 - 24
  • [42] Multi-Layered Architecture for Efficient and Accurate HRTF Rendering
    Marchan, Mick
    Allen, Andrew
    JOURNAL OF THE AUDIO ENGINEERING SOCIETY, 2023, 71 (06): : 338 - 348
  • [43] A MULTI-LAYERED ARCHITECTURE FOR COLLABORATIVE AND DECENTRALIZED CONSEQUENCE FINDING
    Chatalic, Philippe
    Fonseca, Andre de Amorim
    COMPUTING AND INFORMATICS, 2015, 34 (01) : 210 - 232
  • [44] Single Packet Authorization in a Multi-layered Security Architecture
    Mirheydari, Mohammad
    Zavarsky, Pavol
    Butakov, Sergey
    2018 29TH BIENNIAL SYMPOSIUM ON COMMUNICATIONS (BSC), 2018,
  • [45] Staggered Latch Bus: A Reliable Offset Switched Architecture for Long On-Chip Interconnect
    Eze, Melvin
    Ozturk, Ozcan
    Narayanan, Vijaykrishnan
    2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, : 296 - 301
  • [46] Twisted differential on-chip interconnect architecture for inductive/capacitive crosstalk noise cancellation
    Hatirnaz, I
    Leblebici, Y
    INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2003, : 93 - 96
  • [47] Analytical modelling for adaptive multi-purpose on-chip optical interconnect
    Kadim, H. J.
    NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2007, : 209 - 213
  • [48] Review of Multi-Layer Graphene Nanoribbons for on-chip Interconnect Applications
    Kumar, Vachan
    Rakheja, Shaloo
    Naeemi, Azad
    2013 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2013, : 528 - 533
  • [49] Extraction and applications of on-chip interconnect inductance
    Wong, SS
    Kim, SY
    Yue, CP
    Chang, R
    O'Mahony, F
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 142 - 146
  • [50] Methodology for adapting on-chip interconnect architectures
    Suboh, Suboh
    Narayana, Vikram
    Bakhouya, Mohamed
    Gaber, Jaafar
    El-Ghazawi, Tarek
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2014, 8 (03): : 109 - 117