MIRA: A multi-layered on-chip interconnect router architecture

被引:98
|
作者
Park, Dongkook [1 ]
Eachempati, Soumya [1 ]
Das, Reetuparna [1 ]
Mishra, Asit K. [1 ]
Xie, Yuan [1 ]
Vijaykrishnan, N. [1 ]
Das, Chita R. [1 ]
机构
[1] Penn State Univ, Dept Comp Sci & Engn, University Pk, PA 16802 USA
关键词
D O I
10.1109/ISCA.2008.13
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recently, Network-on-Chip (NoC) architectures have gained popularity to address the interconnect delay problem for designing CMP/multi-core/SoC systems in deep sub-micron technology. However, almost all prior studies have focused on 2D NoC designs. Since three dimensional (3D) integration has emerged to mitigate the interconnect delay problem, exploring the NoC design space in 3D can provide ample opportunities to design high performance and energy-efficient NoC architectures. In this paper, we propose a 3D stacked NoC router architecture, called MIRA, which unlike the 3D routers in previous works, is stacked into multiple layers and optimized to reduce the overall area requirements and power consumption. We discuss the design details of a four-layer 3D NoC and its enhanced version with additional express channels, and compare them against a (6x6) 2D design and a baseline 3D design. All the designs are evaluated using a cycle-accurate 3D NoC simulator, and integrated with the Orion power model for performance and power analysis. The simulation results with synthetic and application traces demonstrate that the proposed multi-layered NoC routers can outperform the 2D and naive 3D designs in terms of performance and power. It can achieve up to 42% reduction in power consumption and up to 51% improvement in average latency with synthetic workloads. With real workloads, these benefits are around 67% and 38%, respectively.
引用
下载
收藏
页码:251 / 261
页数:11
相关论文
共 50 条
  • [21] Design and Analysis of On-Chip Router
    Liu, Cheng
    Xiao, Liyi
    Fu, Fangfa
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1827 - 1830
  • [22] A multi-layered control architecture of intelligent Agent
    Kong, Lianfang
    Xiao, Lei
    2007 IEEE INTERNATIONAL CONFERENCE ON CONTROL AND AUTOMATION, VOLS 1-7, 2007, : 2042 - +
  • [23] A Multi-layered Architecture for Process Variation Management
    Nakamura, Megumi
    Kushida, Takayuki
    Bhamidipaty, Anuradha
    Chetlur, Malolan
    2009 WORLD CONFERENCE ON SERVICES PART, 2009, : 71 - +
  • [24] Formulating a multi-layered framework for automobile architecture
    Chandra, Sushil
    SCIENTIFIC REPORTS, 2022, 12 (01)
  • [25] Formulating a multi-layered framework for automobile architecture
    Sushil Chandra
    Scientific Reports, 12
  • [26] A multi-layered hierarchical architecture for a humanoid robot
    Suzuki, K
    Hashimoto, S
    KNOWLEDGE-BASED INTELLIGENT INFORMATION AND ENGINEERING SYSTEMS, PT 2, PROCEEDINGS, 2003, 2774 : 592 - 599
  • [27] Multi-Layered Architecture of Middleware for Ubiquitous Robot
    Jeong, In-Bae
    Kim, Jong-Hwan
    2008 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN AND CYBERNETICS (SMC), VOLS 1-6, 2008, : 3478 - 3483
  • [28] Enhanced Overloaded CDMA Interconnect (OCI) Bus Architecture for on-Chip Communication
    Ahmed, Khaled E.
    Farag, Mohammed M.
    PROCEEDINGS 2015 IEEE 23RD ANNUAL SYMPOSIUM ON HIGH-PERFORMANCE INTERCONNECTS - HOTI 2015, 2015, : 78 - 87
  • [29] Impact of On-Chip Multi-Layered Inductor on Signal and Power Integrity of Underlying Power-Ground Net
    Tsuchiya, Akira
    Hiratsuka, Akitaka
    Inoue, Toshiyuki
    Kishine, Keiji
    Onodera, Hidetoshi
    2018 IEEE 22ND WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI), 2018,
  • [30] An alternative architecture for on-chip global interconnect: Segmented bus power modeling
    Zhang, Y
    Ye, W
    Irwin, MJ
    CONFERENCE RECORD OF THE THIRTY-SECOND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 1062 - 1065