MIRA: A multi-layered on-chip interconnect router architecture

被引:98
|
作者
Park, Dongkook [1 ]
Eachempati, Soumya [1 ]
Das, Reetuparna [1 ]
Mishra, Asit K. [1 ]
Xie, Yuan [1 ]
Vijaykrishnan, N. [1 ]
Das, Chita R. [1 ]
机构
[1] Penn State Univ, Dept Comp Sci & Engn, University Pk, PA 16802 USA
关键词
D O I
10.1109/ISCA.2008.13
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recently, Network-on-Chip (NoC) architectures have gained popularity to address the interconnect delay problem for designing CMP/multi-core/SoC systems in deep sub-micron technology. However, almost all prior studies have focused on 2D NoC designs. Since three dimensional (3D) integration has emerged to mitigate the interconnect delay problem, exploring the NoC design space in 3D can provide ample opportunities to design high performance and energy-efficient NoC architectures. In this paper, we propose a 3D stacked NoC router architecture, called MIRA, which unlike the 3D routers in previous works, is stacked into multiple layers and optimized to reduce the overall area requirements and power consumption. We discuss the design details of a four-layer 3D NoC and its enhanced version with additional express channels, and compare them against a (6x6) 2D design and a baseline 3D design. All the designs are evaluated using a cycle-accurate 3D NoC simulator, and integrated with the Orion power model for performance and power analysis. The simulation results with synthetic and application traces demonstrate that the proposed multi-layered NoC routers can outperform the 2D and naive 3D designs in terms of performance and power. It can achieve up to 42% reduction in power consumption and up to 51% improvement in average latency with synthetic workloads. With real workloads, these benefits are around 67% and 38%, respectively.
引用
下载
收藏
页码:251 / 261
页数:11
相关论文
共 50 条
  • [31] Parallel Overloaded CDMA Interconnect (OCI) Bus Architecture for On-Chip Communications
    Ahmed, Khaled E.
    Farag, Mohammed M.
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 621 - 624
  • [32] Four-port mode-selective silicon optical router for on-chip optical interconnect
    Jia, Hao
    Zhou, Ting
    Fu, Xin
    Ding, Jianfeng
    Zhang, Lei
    Yang, Lin
    OPTICS EXPRESS, 2018, 26 (08): : 9740 - 9748
  • [33] Design of a Multi-layered On-chip Wireless Power Transfer (WPT) System Design for Brain Neuromodulation Applications
    Biswas, Dipon K.
    Rangel, Bernabe
    Mahbub, Ifana
    PROCEEDINGS OF THE 2020 IEEE TEXAS SYMPOSIUM ON WIRELESS AND MICROWAVE CIRCUITS AND SYSTEMS (WMCS), 2020,
  • [34] Routing Solution Over a Multi-layered Network on Chip
    Dutta, Saurab
    Ghosal, Prasun
    2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, COMPUTING AND COMMUNICATION TECHNOLOGIES (CONECCT), 2015,
  • [35] A gracefully degrading and energy-efficient modular router architecture for on-chip networks
    Kim, Jongman
    Nicopoulos, Chrysostomos
    Park, Dongkook
    Naravanan, Vijaykrishnan
    Youssif, Mazin S.
    Das, Chita R.
    33RD INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHTIECTURE, PROCEEDINGS, 2006, : 4 - 15
  • [36] A practical low-latency router architecture with wing channel for on-chip network
    Lai, Mingche
    Gao, Lei
    Ma, Sheng
    Nong, Xiao
    Wang, Zhiying
    MICROPROCESSORS AND MICROSYSTEMS, 2011, 35 (02) : 98 - 109
  • [37] Performance Analysis of On-chip Bufferless Router with Multi-ejection Ports
    Feng, Chaochao
    Liao, Zhuofan
    Lu, Zhonghai
    Jantsch, Axel
    Zhao, Zhenyu
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [38] A virtual channel router for on-chip networks
    Kavaldjiev, N
    Smit, GJM
    Jansen, PG
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 289 - 293
  • [39] A Multi-layered Interaction Architecture for Elderly Companion Robot
    Tao, Yong
    Wei, Hongxing
    Wang, Tianmiao
    Chen, Diansheng
    INTELLIGENT ROBOTICS AND APPLICATIONS, PT I, PROCEEDINGS, 2008, 5314 : 538 - 546
  • [40] A Low-Latency, High-Throughput On-Chip Optical Router Architecture for Future Chip Multiprocessors
    Cianchetti, Mark J.
    Albonesi, David H.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2011, 7 (02)