A High Performance Router With Dynamic Buffer Allocation For On-Chip Interconnect Networks

被引:1
|
作者
Qi Shubo [1 ]
Zhang Minxuan [1 ]
Li Jinwen [1 ]
Zhao Tianlei [1 ]
Zhang Chengyi [1 ]
Li Shaoqing [1 ]
机构
[1] Natl Univ Def Technol, Sch Comp Sci, Changsha, Hunan, Peoples R China
关键词
Network on chip; router; flow control; DVOQR; throughput; zero-load latency;
D O I
10.1109/ICCD.2010.5647657
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the number of processor cores increasing in chip multi-processors (CMPs) and global wire delays increasing, networks on chip have been gaining wide acceptance for on-chip inter-core communication. This paper introduces a low latency Dynamic Virtual Output Queues Router (DVOQR), which can reduce the router latency to two cycles by leveraging look-ahead routing computation and virtual output address queues scheme. Simulation results show that network throughput on a 4x4 mesh increases by up to 46.9% and 28.6%, compared to wormhole router and virtual channel router, and that DVOQR outperforms doubled buffer virtual channel router by 1.9% under same input speedup. Network zero-load-latency also decreases by 25.6% and 41% respectively under random traffic. The results with place and route used by Cadence Encounter in TSMC 65nm technology display that the frequency of DVOQR can reach 1.4 GHz, the cell area of the router is only 0.424mm(2) and the power consumption is 274 mw under the 50% injection rate.
引用
收藏
页码:462 / 467
页数:6
相关论文
共 50 条
  • [1] Router Designs for Elastic Buffer On-Chip Networks
    Michelogiannakis, George
    Dally, William J.
    [J]. PROCEEDINGS OF THE CONFERENCE ON HIGH PERFORMANCE COMPUTING NETWORKING, STORAGE AND ANALYSIS, 2009,
  • [2] A High-throughpur Low-latency Router for On-chip Interconnect Networks
    Li J.
    Shen H.
    Qi S.
    [J]. Hunan Daxue Xuebao/Journal of Hunan University Natural Sciences, 2023, 50 (08): : 141 - 146
  • [3] Design of a high-performance router with distributed shared-buffer for load balancing for on-chip networks
    Rezaei-Zare, Mina
    Fathy, Mahmood
    Rezaei-Zare, Afshin
    [J]. MICROELECTRONICS JOURNAL, 2023, 132
  • [4] TrafficLite: A Configurable On-Chip Interconnect Router Microarchitecture
    Xie Bin
    Fu Weiwei
    Chen Tian-zhou
    [J]. 2012 IEEE 14TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS & 2012 IEEE 9TH INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS (HPCC-ICESS), 2012, : 501 - 508
  • [5] Performance Evaluation of MIC@R Router for On-Chip Networks
    Ben-Tekaya, Rafik
    Baganne, Adel
    Torki, Kholdoun
    Tourki, Rached
    [J]. DTIS: 2009 4TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA, PROCEEDINGS, 2009, : 97 - +
  • [6] A virtual channel router for on-chip networks
    Kavaldjiev, N
    Smit, GJM
    Jansen, PG
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 289 - 293
  • [7] A Survey Addressing on High Performance On-Chip VLSI Interconnect
    Yousuff, C. Mohamed
    Hasan, V. Mohamed Yousuf
    Galib, M. R. Khan
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2013, 59 (03) : 307 - 312
  • [8] MIRA: A multi-layered on-chip interconnect router architecture
    Park, Dongkook
    Eachempati, Soumya
    Das, Reetuparna
    Mishra, Asit K.
    Xie, Yuan
    Vijaykrishnan, N.
    Das, Chita R.
    [J]. ISCA 2008 PROCEEDINGS: 35TH INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 2008, : 251 - 261
  • [9] Achieving High-Performance On-Chip Networks With Shared-Buffer Routers
    Tran, Anh T.
    Baas, Bevan M.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (06) : 1391 - 1403
  • [10] Application-specific buffer space allocation for networks-on-chip router design
    Hu, JC
    Marculescu, R
    [J]. ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 354 - 361