A High Performance Router With Dynamic Buffer Allocation For On-Chip Interconnect Networks

被引:1
|
作者
Qi Shubo [1 ]
Zhang Minxuan [1 ]
Li Jinwen [1 ]
Zhao Tianlei [1 ]
Zhang Chengyi [1 ]
Li Shaoqing [1 ]
机构
[1] Natl Univ Def Technol, Sch Comp Sci, Changsha, Hunan, Peoples R China
关键词
Network on chip; router; flow control; DVOQR; throughput; zero-load latency;
D O I
10.1109/ICCD.2010.5647657
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the number of processor cores increasing in chip multi-processors (CMPs) and global wire delays increasing, networks on chip have been gaining wide acceptance for on-chip inter-core communication. This paper introduces a low latency Dynamic Virtual Output Queues Router (DVOQR), which can reduce the router latency to two cycles by leveraging look-ahead routing computation and virtual output address queues scheme. Simulation results show that network throughput on a 4x4 mesh increases by up to 46.9% and 28.6%, compared to wormhole router and virtual channel router, and that DVOQR outperforms doubled buffer virtual channel router by 1.9% under same input speedup. Network zero-load-latency also decreases by 25.6% and 41% respectively under random traffic. The results with place and route used by Cadence Encounter in TSMC 65nm technology display that the frequency of DVOQR can reach 1.4 GHz, the cell area of the router is only 0.424mm(2) and the power consumption is 274 mw under the 50% injection rate.
引用
收藏
页码:462 / 467
页数:6
相关论文
共 50 条
  • [41] Traffic-Aware Buffer Reconfiguration in on-Chip Networks
    Bashizade, Ramin
    Sarbazi-Azad, Hamid
    2015 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2015, : 201 - 206
  • [42] Four-port mode-selective silicon optical router for on-chip optical interconnect
    Jia, Hao
    Zhou, Ting
    Fu, Xin
    Ding, Jianfeng
    Zhang, Lei
    Yang, Lin
    OPTICS EXPRESS, 2018, 26 (08): : 9740 - 9748
  • [43] Optimized and Dependable Router suitable for Dynamic Networks on Chip
    Frihi, M.
    Boutalbi, M.
    Toumi, S.
    Tanougast, C.
    Heil, M.
    2014 INTERNATIONAL CONFERENCE ON CONTROL, DECISION AND INFORMATION TECHNOLOGIES (CODIT), 2014, : 783 - 788
  • [44] A LOW POWER AND HIGH PERFORMANCE ON-CHIP INTERCONNECT USING CURRENT MODE SIGNALLING SCHEME
    Prabakaran, J.
    Ravi, V
    2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2013, : 803 - 808
  • [45] Router-Level Performance Driven Dynamic Management in Hierarchical Networks-on-Chip
    Bai, Mingmin
    Zhao, Dan
    Bayoumi, Magdy A.
    2017 30TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2017, : 310 - 315
  • [46] Dual partitioning multicasting for high-performance on-chip networks
    Li, Jianhua
    Shi, Liang
    Xue, Chun Jason
    Xu, Yinlong
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2014, 74 (01) : 1858 - 1871
  • [47] Predicting the performance and reliability of carbon nanotube bundles for on-chip interconnect
    Nieuwoudt, Arthur
    Mondal, Mosin
    Massoud, Yehia
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 708 - +
  • [48] A hybrid SoC interconnect with dynamic TDMA-based transaction-less buses and on-chip networks
    Richardson, TD
    Nicopoulos, C
    Park, D
    Narayanan, V
    Xie, Y
    Das, C
    Degalahal, V
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 657 - 664
  • [49] Power-Performance Analysis of Networks-on-Chip with Arbitrary Buffer Allocation Schemes
    Arjomand, Mohammad
    Sarbazi-Azad, Hamid
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (10) : 1558 - 1571
  • [50] Power and performance comparison of crossbars and buses as on-chip interconnect structures
    Pennsylvania State Univ, University Park, United States
    Conf Rec Asilomar Conf Signals Syst Comput, (378-383):