Dual partitioning multicasting for high-performance on-chip networks

被引:2
|
作者
Li, Jianhua [1 ]
Shi, Liang [1 ]
Xue, Chun Jason [2 ]
Xu, Yinlong [1 ]
机构
[1] Univ Sci & Technol China, Coll Comp Sci & Technol, Hefei 230026, Anhui, Peoples R China
[2] City Univ Hong Kong, Dept Comp Sci, Kowloon, Hong Kong, Peoples R China
关键词
On-chip network; Multicast routing; Rectilinear Steiner tree; Latency-aware; Load-balance; COHERENCE;
D O I
10.1016/j.jpdc.2013.07.002
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
As the number of cores integrated onto a single chip increases, power dissipation and network latency become ever-increasingly stringent. On-chip network provides an efficient and scalable interconnection paradigm for chip multiprocessors (CMPs), wherein one-to-many (multicast) communication is universal for such platforms. Without efficient multicasting support, traditional unicasting on-chip networks will be low efficiency in tackling such multicast communication. In this paper, we propose Dual Partitioning Multicasting (DPM) to reduce packet latency and balance network resource utilization. Specifically, DPM scheme adaptively makes routing decisions based on the network load-balance level as well as the link sharing patterns characterized by the distribution of the multicasting destinations. Extensive experimental results for synthetic traffic as well as real applications show that compared with the recently proposed RPM scheme, DPM significantly reduces the average packet latency and mitigates the network power consumption. More importantly, DPM is highly scalable for future on-chip networks with heavy traffic load and varieties of traffic patterns. (C) 2013 Elsevier Inc. All rights reserved.
引用
下载
收藏
页码:1858 / 1871
页数:14
相关论文
共 50 条
  • [1] High-performance on-chip transformers
    Chong, K
    Xie, YH
    IEEE ELECTRON DEVICE LETTERS, 2005, 26 (08) : 557 - 559
  • [2] Low-power and high-performance adaptive routing in on-chip networks
    Xiang, Dong
    Pan, Qunyang
    CCF TRANSACTIONS ON HIGH PERFORMANCE COMPUTING, 2019, 1 (02) : 92 - 110
  • [3] Achieving High-Performance On-Chip Networks With Shared-Buffer Routers
    Tran, Anh T.
    Baas, Bevan M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (06) : 1391 - 1403
  • [4] Low-power and high-performance adaptive routing in on-chip networks
    Dong Xiang
    Qunyang Pan
    CCF Transactions on High Performance Computing, 2019, 1 : 92 - 110
  • [5] Design of a high-performance switch for circuit-switched on-chip networks
    Wu, Chia-Ming
    Chi, Hsin-Chou
    2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 481 - 484
  • [6] Prediction of High-Performance On-Chip Global Interconnection
    Zhang, Yulei
    Hu, Xiang
    Deutsch, Alina
    Engin, A. Ege
    Buckwalter, James F.
    Cheng, Chung-Kuan
    11TH INTERNATIONAL WORKSHOP ON SYSTEM-LEVEL INTERCONNECT PREDICTION (SLIP 09), 2009, : 61 - 68
  • [7] Adaptive Data Compression for High-Performance Low-Power On-Chip Networks
    Jin, Yuho
    Yum, Ki Hwan
    Kim, Eun Jung
    2008 PROCEEDINGS OF THE 41ST ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE: MICRO-41, 2008, : 354 - +
  • [8] A High-Performance On-Chip Bus (MSBUS) Design and Verification
    Yang, Xiaokun
    Andrian, Jean H.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (07) : 1350 - 1354
  • [9] RoShaQ: High-Performance On-Chip Router with Shared Queues
    Tran, Anh T.
    Baas, Bevan M.
    2011 IEEE 29TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2011, : 232 - 238
  • [10] Prediction and Comparison of High-Performance On-Chip Global Interconnection
    Zhang, Yulei
    Hu, Xiang
    Deutsch, Alina
    Engin, A. Ege
    Buckwalter, James F.
    Cheng, Chung-Kuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (07) : 1154 - 1166