Dual partitioning multicasting for high-performance on-chip networks

被引:2
|
作者
Li, Jianhua [1 ]
Shi, Liang [1 ]
Xue, Chun Jason [2 ]
Xu, Yinlong [1 ]
机构
[1] Univ Sci & Technol China, Coll Comp Sci & Technol, Hefei 230026, Anhui, Peoples R China
[2] City Univ Hong Kong, Dept Comp Sci, Kowloon, Hong Kong, Peoples R China
关键词
On-chip network; Multicast routing; Rectilinear Steiner tree; Latency-aware; Load-balance; COHERENCE;
D O I
10.1016/j.jpdc.2013.07.002
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
As the number of cores integrated onto a single chip increases, power dissipation and network latency become ever-increasingly stringent. On-chip network provides an efficient and scalable interconnection paradigm for chip multiprocessors (CMPs), wherein one-to-many (multicast) communication is universal for such platforms. Without efficient multicasting support, traditional unicasting on-chip networks will be low efficiency in tackling such multicast communication. In this paper, we propose Dual Partitioning Multicasting (DPM) to reduce packet latency and balance network resource utilization. Specifically, DPM scheme adaptively makes routing decisions based on the network load-balance level as well as the link sharing patterns characterized by the distribution of the multicasting destinations. Extensive experimental results for synthetic traffic as well as real applications show that compared with the recently proposed RPM scheme, DPM significantly reduces the average packet latency and mitigates the network power consumption. More importantly, DPM is highly scalable for future on-chip networks with heavy traffic load and varieties of traffic patterns. (C) 2013 Elsevier Inc. All rights reserved.
引用
下载
收藏
页码:1858 / 1871
页数:14
相关论文
共 50 条
  • [31] Benchmarking On-chip Optical Against Electrical Interconnect for High-Performance Applications
    Stucchi, Michele
    Cosemans, Stefan
    Van Campenhout, Joris
    Tokei, Zsolt
    Beyer, Gerald
    2011 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE AND MATERIALS FOR ADVANCED METALLIZATION (IITC/MAM), 2011,
  • [32] Exploring the Effects of On-Chip Thermal Variation on High-Performance Multicore Architectures
    Cher, Chen-Yong
    Kursun, Eren
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2011, 8 (01)
  • [33] On-chip microfabricated high-performance embedded solenoid-inductors and transformers
    Wu, Zhengzheng
    Gu, Lei
    Li, Xinxin
    Jixie Gongcheng Xuebao/Chinese Journal of Mechanical Engineering, 2008, 44 (11): : 34 - 38
  • [34] Reconfigurable on-chip interconnection networks for high performance embedded SoC design
    Oveis-Gharan, Masoud
    Khan, Gul N.
    JOURNAL OF SYSTEMS ARCHITECTURE, 2020, 106
  • [35] A High Performance Router With Dynamic Buffer Allocation For On-Chip Interconnect Networks
    Qi Shubo
    Zhang Minxuan
    Li Jinwen
    Zhao Tianlei
    Zhang Chengyi
    Li Shaoqing
    2010 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2010, : 462 - 467
  • [36] Grasping the impact of on-chip inductance - Understanding the effects of on-chip inductance in high-speed integrated circuits will be crucial to high-performance design
    Massoud, Y
    Ismail, Y
    IEEE CIRCUITS & DEVICES, 2001, 17 (04): : 14 - 21
  • [37] High-performance reliable multicasting for grid applications
    Barcellos, MR
    Nekovee, M
    Daw, M
    FIFTH IEEE/ACM INTERNATIONAL WORKSHOP ON GRID COMPUTING, PROCEEDINGS, 2004, : 342 - 349
  • [38] A high-speed, high-performance on-chip integrated reverse transcription (RT)-microchip
    Lee, Hwanyong
    Han, Nari
    Choi, In-Hak
    Han, Ki-Ho
    BIOMEDICAL MICRODEVICES, 2013, 15 (01) : 9 - 15
  • [39] A high-speed, high-performance on-chip integrated reverse transcription (RT)-microchip
    Hwanyong Lee
    Nari Han
    In-Hak Choi
    Ki-Ho Han
    Biomedical Microdevices, 2013, 15 : 9 - 15
  • [40] Enabling High-Performance SMART NoC Architectures Using On-Chip Wireless Links
    Duraisamy, Karthi
    Pande, Partha Pratim
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) : 3495 - 3508