Enabling High-Performance SMART NoC Architectures Using On-Chip Wireless Links

被引:8
|
作者
Duraisamy, Karthi [1 ]
Pande, Partha Pratim [1 ]
机构
[1] Washington State Univ, Pullman, WA 99164 USA
基金
美国国家科学基金会;
关键词
Network-on-chip (NoC); routing protocols; system-on-chip (SoC); wireless communication; NETWORK; MULTICAST; BROADCAST; ROUTER;
D O I
10.1109/TVLSI.2017.2748884
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Traditional network-on-chip (NoC) interconnects follow conventional packet switching architectures that require multiple cycles to traverse each router hop. In addition, commonly used NoCs lack low-latency multicast replication and acknowledgment aggregation mechanisms that are required to efficiently handle the collective communication requirements exhibited by many modern applications. To address these issues, the single-cycle multihop asynchronous repeated traversal (SMART) NoC architecture is proposed. By using an efficient router-bypass mechanism, the SMART NoC enables single-cycle data transfers even between physically distant on-chip routers. However, enabling single-cycle hops over long metal wires restrict the achievable clock frequency of the system. In other words, increasing the NoC clock frequency lowers the number of hops that can be bypassed in a single cycle in a fully wireline SMART NoC. In this paper, we demonstrate that by integrating on-chip wireless links, a novel look-ahead bypass-request mechanism and a congestion-free broadcast routing methodology, it is possible to enable low-latency and energy efficient data transfers in the SMART NoC even when the system is designed with high clock frequencies. For the various applications considered in this paper, the wireless-enabled SMART NoC achieves on an average 41% reduction in message latency compared to the wireline SMART NoC. This network level improvement translates into 20% savings in full system energy-delay product.
引用
收藏
页码:3495 / 3508
页数:14
相关论文
共 50 条
  • [1] Enabling Reliable High Throughput On-Chip Wireless Communication for Many Core Architectures
    Gade, Sri Harsha
    Sinha, Mitali
    Rout, Sidhartha Sankar
    Deb, Sujay
    [J]. 2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 591 - 596
  • [2] Exploring the Effects of On-Chip Thermal Variation on High-Performance Multicore Architectures
    Cher, Chen-Yong
    Kursun, Eren
    [J]. ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2011, 8 (01)
  • [3] Sustainable Dual-Level DVFS-enabled NoC with On-chip Wireless Links
    Murray, Jacob
    Hegde, Rajath
    Lu, Teng
    Pande, Partha Pratim
    Shirazi, Behrooz
    [J]. PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 135 - 142
  • [4] High-performance on-chip transformers
    Chong, K
    Xie, YH
    [J]. IEEE ELECTRON DEVICE LETTERS, 2005, 26 (08) : 557 - 559
  • [5] Design of on-chip fractal antenna for wireless NoC
    Gaha, Hafedh
    Balti, Moez
    [J]. INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ENERGY TECHNOLOGIES (ICECET 2021), 2021, : 37 - 40
  • [6] Multicast-Aware High-Performance Wireless Network-on-Chip Architectures
    Duraisamy, Karthi
    Xue, Yuankun
    Bogdan, Paul
    Pande, Partha Pratim
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (03) : 1126 - 1139
  • [7] AXI-NoC: High-Performance Adaptation Unit for ARM Processors in Network-on-Chip Architectures
    Xuan-Tu Tran
    Tung Nguyen
    Hai-Phong Phan
    Duy-Hieu Bui
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2017, E100A (08): : 1650 - 1660
  • [8] Design and Optimization of High-Performance On-Chip Fractal Inductors for Wireless Communication Systems
    Pudari, Chiranjeevi
    Nistala, Bheemarao
    Tumma, Sunil Kumar
    [J]. 2024 7TH INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS, AND CONTROL ENGINEERING, ICECC 2024, 2024, : 83 - 86
  • [9] Prediction of High-Performance On-Chip Global Interconnection
    Zhang, Yulei
    Hu, Xiang
    Deutsch, Alina
    Engin, A. Ege
    Buckwalter, James F.
    Cheng, Chung-Kuan
    [J]. 11TH INTERNATIONAL WORKSHOP ON SYSTEM-LEVEL INTERCONNECT PREDICTION (SLIP 09), 2009, : 61 - 68
  • [10] Photonic Network-on-Chip (NoC) Architectures for the High Performance Computing Systems
    Sarkar, Sayani
    Pal, Shantanu
    [J]. PROCEEDINGS OF 2018 IEEE APPLIED SIGNAL PROCESSING CONFERENCE (ASPCON), 2018, : 198 - 203