Sustainable Dual-Level DVFS-enabled NoC with On-chip Wireless Links

被引:0
|
作者
Murray, Jacob [1 ]
Hegde, Rajath [1 ]
Lu, Teng [1 ]
Pande, Partha Pratim [1 ]
Shirazi, Behrooz [1 ]
机构
[1] Washington State Univ, Sch Elect Engn & Comp Sci, Pullman, WA 99164 USA
关键词
WiNoC; DVFS; Power; Thermal; Latency;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Wireless Network-on-Chip (WiNoC) has emerged as an enabling technology to design low power and high bandwidth massive multi-core chips. The performance advantages mainly stem from using the wireless links as long-range shortcuts between far apart cores. This performance gain can be enhanced further if the characteristics of the wireline links and the processing cores of the WiNoC are optimized according to the traffic patterns and workloads. In this work, we demonstrate that by incorporating both processor- and network-level dynamic voltage and frequency scaling (DVFS) in a WiNoC, the power and thermal profiles can be enhanced without a significant impact on the overall execution time. We also show that depending on the benchmark applications, temperature hotspots can be formed either in the processing core or in the network infrastructure. The proposed dual-level DVFS is capable of addressing both.
引用
收藏
页码:135 / 142
页数:8
相关论文
共 44 条
  • [1] Dual-Level DVFS-Enabled Millimeter-Wave Wireless NoC Architectures
    Murray, Jacob
    Lu, Teng
    Wettin, Paul
    Pande, Partha Pratim
    Shirazi, Behrooz
    [J]. ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2014, 10 (04)
  • [2] Sustainable DVFS-enabled Multi-Core Architectures with on-chipWireless Links
    Murray, Jacob
    Lu, Teng
    Pande, Partha
    Shirazi, Behrooz
    [J]. ADVANCES IN COMPUTERS, VOL 88: GREEN AND SUSTAINABLE COMPUTING, PT 2, 2013, 88 : 125 - 158
  • [3] Software-Based On-Chip Thermal Sensor Calibration for DVFS-enabled Many-core Systems
    Teravainen, Sami
    Haghbayan, Mohammad-Hashem
    Rahmani, Amir-Mohammad
    Liljeberg, Pasi
    Tenhunen, Hannu
    [J]. PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2015, : 35 - 40
  • [4] Enabling High-Performance SMART NoC Architectures Using On-Chip Wireless Links
    Duraisamy, Karthi
    Pande, Partha Pratim
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) : 3495 - 3508
  • [5] Multi-Level Analysis of On-Chip Optical Wireless Links
    Fuschini, Franco
    Barbiroli, Marina
    Calo, Giovanna
    Tralli, Velio
    Bellanca, Gaetano
    Zoli, Marco
    Dehkordi, Jinous Shafiei
    Nanni, Jacopo
    Alam, Badrul
    Petruzzelli, Vincenzo
    [J]. APPLIED SCIENCES-BASEL, 2020, 10 (01):
  • [6] Design of on-chip fractal antenna for wireless NoC
    Gaha, Hafedh
    Balti, Moez
    [J]. INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ENERGY TECHNOLOGIES (ICECET 2021), 2021, : 37 - 40
  • [7] Improving EDP in Wireless NoC-Enabled Multicore Chips via DVFS Pruning
    Choi, Wonje
    Hajiamin, Shemin
    Kim, Ryan Gary
    Rahimi, Armin
    Hezarjaribi, Nillofar
    Pande, Partha Pratim
    Shirazi, Behrooz
    [J]. 2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [8] Wireless Interconnects Enabled On-Chip Multicast Communication
    Li, Baoliang
    Lu, Jia
    Sun, Jiahui
    He, Lei
    Dou, Wenhua
    [J]. 2012 11TH INTERNATIONAL SYMPOSIUM ON DISTRIBUTED COMPUTING AND APPLICATIONS TO BUSINESS, ENGINEERING & SCIENCE (DCABES), 2012, : 135 - 138
  • [9] Novel Bi-UWB on-Chip Antenna for Wireless NoC
    Gaha, Hafedh Ibrahim
    Balti, Moez
    [J]. MICROMACHINES, 2022, 13 (02)
  • [10] Dual-Level Framework for OpenBIM-Enabled Design Collaboration
    Jin, Ming
    Li, Baizhan
    [J]. BUILDINGS, 2023, 13 (12)