Dual partitioning multicasting for high-performance on-chip networks

被引:2
|
作者
Li, Jianhua [1 ]
Shi, Liang [1 ]
Xue, Chun Jason [2 ]
Xu, Yinlong [1 ]
机构
[1] Univ Sci & Technol China, Coll Comp Sci & Technol, Hefei 230026, Anhui, Peoples R China
[2] City Univ Hong Kong, Dept Comp Sci, Kowloon, Hong Kong, Peoples R China
关键词
On-chip network; Multicast routing; Rectilinear Steiner tree; Latency-aware; Load-balance; COHERENCE;
D O I
10.1016/j.jpdc.2013.07.002
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
As the number of cores integrated onto a single chip increases, power dissipation and network latency become ever-increasingly stringent. On-chip network provides an efficient and scalable interconnection paradigm for chip multiprocessors (CMPs), wherein one-to-many (multicast) communication is universal for such platforms. Without efficient multicasting support, traditional unicasting on-chip networks will be low efficiency in tackling such multicast communication. In this paper, we propose Dual Partitioning Multicasting (DPM) to reduce packet latency and balance network resource utilization. Specifically, DPM scheme adaptively makes routing decisions based on the network load-balance level as well as the link sharing patterns characterized by the distribution of the multicasting destinations. Extensive experimental results for synthetic traffic as well as real applications show that compared with the recently proposed RPM scheme, DPM significantly reduces the average packet latency and mitigates the network power consumption. More importantly, DPM is highly scalable for future on-chip networks with heavy traffic load and varieties of traffic patterns. (C) 2013 Elsevier Inc. All rights reserved.
引用
下载
收藏
页码:1858 / 1871
页数:14
相关论文
共 50 条
  • [21] High-Performance Continuous-Time Filters with On-Chip Tuning
    Silva-Martinez, Jose
    Karsilayan, Aydin I.
    ANALOG CIRCUIT DESIGN: SMART DATA CONVERTERS, FILTERS ON CHIP, MULTIMODE TRANSMITTERS, 2010, : 147 - 166
  • [22] A high-performance ATM switch with multicasting
    Ho, JD
    Sharma, NK
    GLOBECOM'99: SEAMLESS INTERCONNECTION FOR UNIVERSAL SERVICES, VOL 1-5, 1999, : 1396 - 1400
  • [23] An Evaluation of an Integrated On-Chip/Off-Chip Network for High-Performance Reconfigurable Computing
    Schmidt, Andrew G.
    Kritikos, William V.
    Gao, Shanyuan
    Sass, Ron
    INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2012, 2012
  • [24] A low pressure on-chip injection strategy for high-performance chip-based chromatography
    Thurmann, S.
    Dittmar, A.
    Belder, D.
    JOURNAL OF CHROMATOGRAPHY A, 2014, 1340 : 59 - 67
  • [25] Dual Congestion Awareness Scheme in On-Chip Networks
    Ebrahimi, Masoumeh
    Daneshtalab, Masoud
    Plosila, Juha
    Tenhunen, Hannu
    2012 IEEE 3RD INTERNATIONAL CONFERENCE ON NETWORKED EMBEDDED SYSTEMS FOR EVERY APPLICATION (NESEA), 2012,
  • [26] High-performance current mode receiver design for on-chip VLSI interconnects
    Agrawal, Yash
    Chandel, Rajeevan
    Dhiman, Rohit
    Advances in Intelligent Systems and Computing, 2015, 343 : 527 - 536
  • [27] High-Performance On-Chip Electron Sources Based on Electroformed Silicon Oxide
    Yang, Wei
    Li, Zhiwei
    Wang, Yuwei
    Shen, Jun
    Wei, Dapeng
    Wei, Xianlong
    ADVANCED ELECTRONIC MATERIALS, 2020, 6 (07):
  • [28] High-performance on-chip spectrometer based on micro-rings resonator
    Kang, Xinwen
    Li, Jiachen
    Yang, Sigang
    Chen, Hongwei
    Chen, Minghua
    OPTICS FRONTIERS ONLINE 2020: MICRO AND NANOPHOTONICS (OFO-4 2020), 2020, 11608
  • [29] SOI nano-technology for high-performance system on-chip applications
    Plouchart, JO
    2003 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2003, : 1 - 4
  • [30] On-chip optical interconnects versus electrical interconnects for high-performance applications
    Stucchi, Michele
    Cosemans, Stefan
    Van Campenhout, Joris
    Tokei, Zsolt
    Beyer, Gerald
    MICROELECTRONIC ENGINEERING, 2013, 112 : 84 - 91