A High Performance Router With Dynamic Buffer Allocation For On-Chip Interconnect Networks

被引:1
|
作者
Qi Shubo [1 ]
Zhang Minxuan [1 ]
Li Jinwen [1 ]
Zhao Tianlei [1 ]
Zhang Chengyi [1 ]
Li Shaoqing [1 ]
机构
[1] Natl Univ Def Technol, Sch Comp Sci, Changsha, Hunan, Peoples R China
关键词
Network on chip; router; flow control; DVOQR; throughput; zero-load latency;
D O I
10.1109/ICCD.2010.5647657
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the number of processor cores increasing in chip multi-processors (CMPs) and global wire delays increasing, networks on chip have been gaining wide acceptance for on-chip inter-core communication. This paper introduces a low latency Dynamic Virtual Output Queues Router (DVOQR), which can reduce the router latency to two cycles by leveraging look-ahead routing computation and virtual output address queues scheme. Simulation results show that network throughput on a 4x4 mesh increases by up to 46.9% and 28.6%, compared to wormhole router and virtual channel router, and that DVOQR outperforms doubled buffer virtual channel router by 1.9% under same input speedup. Network zero-load-latency also decreases by 25.6% and 41% respectively under random traffic. The results with place and route used by Cadence Encounter in TSMC 65nm technology display that the frequency of DVOQR can reach 1.4 GHz, the cell area of the router is only 0.424mm(2) and the power consumption is 274 mw under the 50% injection rate.
引用
收藏
页码:462 / 467
页数:6
相关论文
共 50 条
  • [21] High performance on-chip interconnect system supporting fast SoC generation
    Goren, Ori
    Netanel, Yaron
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 55 - +
  • [22] System-level buffer allocation for application-specific networks-on-chip router design
    Hu, Jingcao
    Ogras, Umit Y.
    Marculescu, Radu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (12) : 2919 - 2933
  • [23] A dynamic distribution of the input buffer for on-chip routers
    Fan Lifang
    Zhang Xingming
    Chen Ting
    PROCEEDINGS OF THE 2016 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL & ELECTRONICS ENGINEERING AND COMPUTER SCIENCE (ICEEECS 2016), 2016, 50 : 287 - 292
  • [24] TS-Router: On Maximizing the Quality-of-Allocation in the On-Chip Network
    Chang, Yuan-Ying
    Huang, Yoshi Shih-Chieh
    Poremba, Matthew
    Narayanan, Vijaykrishnan
    Xie, Yuan
    King, Chung-Ta
    19TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA2013), 2013, : 390 - 399
  • [25] Elastic Buffer Flow Control for On-Chip Networks
    Michelogiannakis, George
    Dally, William J.
    IEEE TRANSACTIONS ON COMPUTERS, 2013, 62 (02) : 295 - 309
  • [26] Analyzing Credit-Based Router-to-Router Flow Control for On-Chip Networks
    Qian, Yue
    Lu, Zhonghai
    Dou, Wenhua
    Dou, Qiang
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (10): : 1276 - 1283
  • [27] Benchmarking On-chip Optical Against Electrical Interconnect for High-Performance Applications
    Stucchi, Michele
    Cosemans, Stefan
    Van Campenhout, Joris
    Tokei, Zsolt
    Beyer, Gerald
    2011 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE AND MATERIALS FOR ADVANCED METALLIZATION (IITC/MAM), 2011,
  • [28] MIC @ R : A generic low latency router for on-chip networks
    Ben-Tekaya, Rafik
    Baganne, Adel
    Tourki, Rached
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 999 - 1002
  • [29] VP-Router: On balancing the traffic load in on-chip networks
    Wang, Zicong
    Chen, Xiaowen
    Zhang, Junyang
    Guo, Yang
    IEICE ELECTRONICS EXPRESS, 2018, 15 (22):
  • [30] Power-driven design of router microarchitectures in on-chip networks
    Wang, H
    Peh, LS
    Malik, S
    36TH INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, PROCEEDINGS, 2003, : 105 - 116