Implementation of Low Power Flash ADC By Reducing Comparators

被引:0
|
作者
Megha, R. [1 ]
Pradeepkumar, K. A. [1 ]
机构
[1] Amrita Vishwa Vidyapeetham, Amrita Sch Engn, Dept Elect & Commun Engn, Ettimadai, India
关键词
low power; flash ADC; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The need for a high speed and low power ADC is very essential for various applications. Flash ADCs are always the architecture choice where maximum sample rate and moderate resolution is needed. Even though flash ADC is the fastest type available it takes enormous amount of IC real estate to implement. The main disadvantage of flash ADC is that it need large area and dissipate large amount of power. To overcome this complexity number of comparators are reducing by using multiplexers. Here the multiplexers are used to generate reference voltages. A 4-bit CMOS based flash ADC is presenting, which uses reduced comparator and multiplexer based architecture. Here both the analog and the digital parts of the proposed ADC are completely modified. This architecture uses only 4 comparators for a 4 bit ADC. This 4-bit ADC is designed and simulated in Hspice with 1.2 V supply voltage.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] A Flash ADC with low offset dynamic Comparators
    Liu, Jia
    Li, Fule
    Li, Weitao
    Jiang, Hanjun
    Wang, Zhihua
    [J]. 2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [2] Reduced Comparators for Low Power Flash ADC using TSMC018
    Rahul, P., V
    Kulkarni, Anusha A.
    Sankanur, Sohail
    Raghavendra, M.
    [J]. 2017 INTERNATIONAL CONFERENCE ON MICROELECTRONIC DEVICES, CIRCUITS AND SYSTEMS (ICMDCS), 2017,
  • [3] A Low-Power Comparator-Reduced Flash ADC Using Dynamic Comparators
    Molaei, Hasan
    Hajsadeghi, Khosrow
    [J]. 2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 5 - 8
  • [4] Implementation of Low Power Programmable Flash ADC Using IDUDGMOSFET
    Mukherjee, Sagar
    Dutta, Arka
    Roy, Swarnil
    Sarkar, Chandan Kumar
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (07) : 844 - 848
  • [5] Flash ADC Comparators and Techniques for Their Evaluation
    Inamdar, Amol
    Sahu, Anubhav
    Ren, Jie
    Dayalu, Aniruddha
    Gupta, Deepnarayan
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2013, 23 (03)
  • [6] A Flash ADC Tolerant to High Offset Voltage Comparators
    António Couto-Pinto
    Jorge R. Fernandes
    Moisés Piedade
    Manuel M. Silva
    [J]. Circuits, Systems, and Signal Processing, 2017, 36 : 1150 - 1168
  • [7] MUX based flash ADC for reduction in number of comparators
    Modi, Vivek
    Bhargava, Cherry
    Rathour, Navjot
    Bansal, Sandeep
    [J]. 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT CIRCUITS AND SYSTEMS (ICICS 2018), 2018, : 52 - 57
  • [8] A Flash ADC Tolerant to High Offset Voltage Comparators
    Couto-Pinto, Antonio
    Fernandes, Jorge R.
    Piedade, Moises
    Silva, Manuel M.
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (03) : 1150 - 1168
  • [9] Design and implementation of a high speed low power 4-bit flash ADC
    Shehata, K. A.
    Ragai, H. F.
    Husien, H.
    [J]. 2007 INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA, 2007, : 200 - +
  • [10] LOW POWER ENCODER FOR FLASH ADC ARCHITECTURE
    Sindhuja, R.
    Navaneethakrishnan, V.
    Kavitha, A.
    [J]. PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 1521 - 1524