Implementation of Low Power Flash ADC By Reducing Comparators

被引:0
|
作者
Megha, R. [1 ]
Pradeepkumar, K. A. [1 ]
机构
[1] Amrita Vishwa Vidyapeetham, Amrita Sch Engn, Dept Elect & Commun Engn, Ettimadai, India
关键词
low power; flash ADC; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The need for a high speed and low power ADC is very essential for various applications. Flash ADCs are always the architecture choice where maximum sample rate and moderate resolution is needed. Even though flash ADC is the fastest type available it takes enormous amount of IC real estate to implement. The main disadvantage of flash ADC is that it need large area and dissipate large amount of power. To overcome this complexity number of comparators are reducing by using multiplexers. Here the multiplexers are used to generate reference voltages. A 4-bit CMOS based flash ADC is presenting, which uses reduced comparator and multiplexer based architecture. Here both the analog and the digital parts of the proposed ADC are completely modified. This architecture uses only 4 comparators for a 4 bit ADC. This 4-bit ADC is designed and simulated in Hspice with 1.2 V supply voltage.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] A High Speed Low Power Encoder for a 5 Bit Flash ADC
    Varghese, George Tom
    Mahapatra, K. K.
    [J]. 2012 INTERNATIONAL CONFERENCE ON GREEN TECHNOLOGIES (ICGT), 2012, : 41 - 45
  • [32] Design of Low Power 5-bit Hybrid Flash ADC
    Mayur., S. M.
    Siddharth, R. K.
    Kumar, Nithin Y. B.
    Vasantha, M. H.
    [J]. 2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 343 - 348
  • [33] An Improved Low-offset and Low-power Design of Comparator for Flash ADC
    Zhang Shuo
    Wang Zongmin
    Zhou Liang
    [J]. ADVANCED MATERIALS, MECHANICS AND INDUSTRIAL ENGINEERING, 2014, 598 : 365 - 370
  • [34] Implementation of Background Calibration for Redundant FLASH ADC
    Darwish, Hala
    Reig, Candid
    Leger, Gildas
    [J]. ELECTRONICS, 2023, 12 (22)
  • [35] A Low-Power 4-bit 20-MS/s Flash ADC in 65-nm CMOS With Rail-to-Rail Comparators
    dos Santos, Tawan Chrysther
    Girardi, Alessandro G.
    de Aguirre, Paulo Cesar C.
    [J]. 2024 ARGENTINE CONFERENCE ON ELECTRONICS, CAE, 2024, : 103 - 108
  • [36] Implementation of High Performance Dynamic Flash ADC
    Ignatius, Titu Mary
    Antony, Jobin K.
    Mary, Silpa Rose
    [J]. 2014 ANNUAL INTERNATIONAL CONFERENCE ON EMERGING RESEARCH AREAS: MAGNETICS, MACHINES AND DRIVES (AICERA/ICMMD), 2014,
  • [37] IMPLEMENTATION OF LOW POWER SUCCESSIVE APPROXIMATION ADC FOR MAV's
    Aditya, A. L. G. N.
    Chowdary, G. Rakesh
    Meenakshi, J.
    Blessington, T. Praveen
    Krishna, M. S. Vamsi
    [J]. INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, IMAGE PROCESSING AND PATTERN RECOGNITION (ICSIPR 2013), 2013, : 107 - 111
  • [38] Low Power Flash A/D Converter with TIQ Comparators for Multi-Standard Mobile Applications
    Lim, Jaehyun
    Kim, Insoo
    Son, Nguyen Minh
    Yoo, Jincheol
    Kim, Jongsoo
    Choi, Kyusun
    [J]. INTERNATIONAL REVIEW OF ELECTRICAL ENGINEERING-IREE, 2009, 4 (06): : 1447 - 1452
  • [39] Low-power design technique for flash A/D converters based on reduction of the number of comparators
    Sato, Takahide
    Takagi, Shigetaka
    Fujii, Nobuo
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3606 - 3609
  • [40] Design of High-Speed and Low-Power Comparator in Flash ADC
    Zhang, Shaozhen
    Li, Zheying
    Ling, Bo
    [J]. 2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 687 - 692