Implementation of Background Calibration for Redundant FLASH ADC

被引:1
|
作者
Darwish, Hala [1 ]
Reig, Candid [1 ]
Leger, Gildas [2 ]
机构
[1] Univ Valencia, Dept Elect Engn, Av Univ, Burjassot 46100, Spain
[2] Inst Microlectron Sevilla IMSE CNM, Av Americo Vespucio 28, Seville 41092, Spain
关键词
calibration stimulus generator; control unit algorithm; flash converter; online calibration; redundancy system; OFFSET CALIBRATION;
D O I
10.3390/electronics12224559
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Flash converters are suitable analog-to-digital converter architectures for high-speed applications. However, the benefits in terms of the frequency of smaller technology nodes are hampered by variability, which necessitates the use of large transistors. Comparator redundancy was introduced to overcome this trade-off; the best comparators were selected upfront (either at start-up or in the factory), and the unused comparators could be switched off. This work studies the possibility of performing comparator selection in the background concurrently with normal conversion to increase the converter lifetime. Thus, the system can automatically recover its performance from drifts or failures due to aging, temperature, etc. This paper proposes an embedded solution that includes a calibration stimulus generator (which only requires some external passive elements) and develops system design requirements. In addition, mathematical equations and error sensitivities of the system elements were derived. A 6b flash converter is implemented in UMC180nm technology, and transistor-level simulations of the system are provided to demonstrate the feasibility of the proposed system.
引用
收藏
页数:23
相关论文
共 50 条
  • [1] Digital Background Calibration of Redundant Split-Flash ADC in 45nm CMOS
    Majidi, Rabeeh
    Crasso, Anthony
    McNeill, John A.
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1271 - 1274
  • [2] A digital background calibration technique for pipelined ADC using redundant stages
    Yoo, J
    Lee, E
    Swartzander, EE
    Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 5 - 8
  • [3] A 6b 3GS/s Flash ADC with Background Calibration
    Kijima, Masashi
    Ito, Kenji
    Kamei, Kuniyoshi
    Tsukamoto, Sanroku
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 283 - +
  • [4] A 7-bit 1-GS/s Flash ADC with Background Calibration
    Tsukamoto, Sanroku
    Miyahara, Masaya
    Matsuzawa, Akira
    IEICE TRANSACTIONS ON ELECTRONICS, 2014, E97C (04) : 298 - 307
  • [5] Redundant Double Conversion based Digital Background Calibration of SAR ADC with Convergence Acceleration and Assistance
    Ding, Xiang
    Hofmann, Klaus
    Zhang, Liang
    Yi, Dongbai
    Ma, Yingjiang
    PROCEEDINGS OF THE 25TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2018), 2018, : 192 - 197
  • [6] A Digital Background Calibration Technique for Split DAC Based SAR ADC by Using Redundant Cycle
    Wang, Wuguang
    Huang, Rulin
    Sun, Guoquan
    Mao, Weijun
    Zhu, Xiaolei
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 231 - 234
  • [7] Mismatch and Offset Calibration in Redundant SAR ADC
    Lopez-Angulo, Antonio
    Gines, Antonio
    Peralias, Eduardo
    Rueda, Adoracion
    2019 XXXIV CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS), 2019,
  • [8] Digital Background Calibration for pipelined ADC and Implementation of Full FPGA Verification Platform
    Zhu, Yi-Long
    Yin, Yong-Sheng
    Wang, Ming
    Ni, Wei
    2012 5TH INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING (CISP), 2012, : 1435 - 1438
  • [9] Background ADC Calibration in Digital Domain
    Tsang, Cheongyuen
    Chiu, Yuri
    Vanderhaegen, Johan
    Hoyos, Sebastian
    Chen, Charles
    Brodersen, Robert
    Nikolic, Borivoje
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 301 - +
  • [10] Background capacitor mismatch calibration for pipelined ADC
    El-Sankary, K
    Sawan, M
    Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 164 - 167